Invention Grant
US09372796B2 Optimum cache access scheme for multi endpoint atomic access in a multicore system
有权
用于多核系统中多端点原子访问的最佳缓存访问方案
- Patent Title: Optimum cache access scheme for multi endpoint atomic access in a multicore system
- Patent Title (中): 用于多核系统中多端点原子访问的最佳缓存访问方案
-
Application No.: US14061494Application Date: 2013-10-23
-
Publication No.: US09372796B2Publication Date: 2016-06-21
- Inventor: Kai Chirca , Matthew D Pierson
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Robert D. Marshall, Jr.; Frank D. Cimino
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F12/08 ; G06F13/16 ; G06F13/00

Abstract:
The MSMC (Multicore Shared Memory Controller) described is a module designed to manage traffic between multiple processor cores, other mastering peripherals or DMA, and the EMIF (External Memory InterFace) in a multicore SoC. The invention unifies all transaction sizes belonging to a slave previous to arbitrating the transactions in order to reduce the complexity of the arbitration process and to provide optimum bandwidth management among all masters. The two consecutive slots assigned per cache line access are always in the same direction for maximum access rate.
Public/Granted literature
- US20140115265A1 OPTIMUM CACHE ACCESS SCHEME FOR MULTI ENDPOINT ATOMIC ACCESS IN A MULTICORE SYSTEM Public/Granted day:2014-04-24
Information query