Invention Grant
- Patent Title: Integrated clock differential buffering
- Patent Title (中): 集成时钟差分缓冲
-
Application No.: US14513024Application Date: 2014-10-13
-
Publication No.: US09385728B2Publication Date: 2016-07-05
- Inventor: Choupin Huang , Vijaya K. Boddu , Stefan Rusu , Nicholas B Peterson
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Patent Capital Group
- Main IPC: H03L7/07
- IPC: H03L7/07 ; G06F3/16 ; H03L7/089 ; H03L7/08

Abstract:
Integrated clock differential buffering. A first phase locked loop (PLL) circuit having a first clocking ratio is coupled to receive an input differential clock signal. The first PLL circuit generates a first reference clock signal. A second PLL circuit having a second clocking ratio is coupled to receive the input differential clock signal. The second PLL circuit to generate a second reference clock signal. A first set of clock signal output buffers are coupled to receive the first reference clock signal and to provide a first differential reference clock signal corresponding to the first reference clock signal. A second set of clock signal output buffers is coupled to receive the second reference clock signal and to provide a second differential reference clock signal corresponding to the second reference clock signal. The first PLL circuit, the second PLL circuit, the first set of output buffers and the second set of output buffers reside within an integrated circuit package also having a die to receive at least the first differential reference clock signal.
Public/Granted literature
- US20150188548A1 INTEGRATED CLOCK DIFFERENTIAL BUFFERING Public/Granted day:2015-07-02
Information query