Invention Grant
US09395747B1 Method for calibrating a clock signal generator in a reduced power state
有权
用于在降低功率状态下校准时钟信号发生器的方法
- Patent Title: Method for calibrating a clock signal generator in a reduced power state
- Patent Title (中): 用于在降低功率状态下校准时钟信号发生器的方法
-
Application No.: US14592146Application Date: 2015-01-08
-
Publication No.: US09395747B1Publication Date: 2016-07-19
- Inventor: Gilbert H. Herbeck , Gregoire J. Le Grand de Mercey
- Applicant: Apple Inc.
- Applicant Address: US CA Cupertino
- Assignee: Apple Inc.
- Current Assignee: Apple Inc.
- Current Assignee Address: US CA Cupertino
- Agency: Meyertons, Hood, Kivlin, Kowert & Goetzel, P.C.
- Main IPC: H03L7/00
- IPC: H03L7/00 ; G06F1/12

Abstract:
Various embodiments of a clock generator are disclosed. An example system may include a functional unit, and a clock generation unit configured to adjust a frequency of an output clock signal responsive to an assertion of an enable signal from the functional unit. The clock generation unit may also be configured to halt the output clock signal responsive to a de-assertion of the enable signal by the functional unit and to restart the output clock signal responsive to a determination that a first predetermined amount of time has elapsed since the output clock signal was halted. The clock generation unit may be further configured to adjust the frequency of the output clock signal responsive to restarting the output clock signal, and to halt the output clock signal responsive to a determination that the frequency of the output clock signal is within a predetermined frequency range that includes the target frequency.
Public/Granted literature
- US20160202723A1 METHOD FOR CALIBRATING A CLOCK SIGNAL GENERATOR IN A REDUCED POWER STATE Public/Granted day:2016-07-14
Information query