- 专利标题: Semiconductor device and method
-
申请号: US14594001申请日: 2015-01-09
-
公开(公告)号: US09406780B2公开(公告)日: 2016-08-02
- 发明人: Hong-Lin Chen , Shih-Cheng Chen , Ming-Shan Shieh , Chin-Chi Wang , Wai-Yi Lien , Chih-Hao Wang
- 申请人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 申请人地址: TW Hsin-Chu
- 专利权人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 当前专利权人: Taiwan Semiconductor Manufacturing Company, Ltd.
- 当前专利权人地址: TW Hsin-Chu
- 代理机构: Slater Matsil, LLP
- 主分类号: H01L21/20
- IPC分类号: H01L21/20 ; H01L29/66 ; H01L29/78 ; H01L29/423 ; H01L27/088
摘要:
Vertical gate all around devices are formed by initially forming a first doped region and a second doped region that are planar with each other. A channel layer is formed over the first doped region and the second doped region, and a third doped region is formed over the channel layer. A fourth doped region is formed to be planar with the third doped region, and the first doped region, the second doped region, the third doped region, the fourth doped region, and the channel layer are patterned to form a first nanowire and a second nanowire, which are then used to form the vertical gate all around devices.
公开/授权文献
- US09431517B2 Semiconductor device and method 公开/授权日:2016-08-30
信息查询
IPC分类: