Invention Grant
- Patent Title: Low temperature deposition of low loss dielectric layers in superconducting circuits
- Patent Title (中): 超导电路中低损耗介电层的低温沉积
-
Application No.: US14981163Application Date: 2015-12-28
-
Publication No.: US09455393B1Publication Date: 2016-09-27
- Inventor: Ashish Bodke , Frank Greer , Mark Clark
- Applicant: Intermolecular, Inc.
- Applicant Address: US CA San Jose
- Assignee: Intermolecular, Inc.
- Current Assignee: Intermolecular, Inc.
- Current Assignee Address: US CA San Jose
- Main IPC: H01L29/06
- IPC: H01L29/06 ; H01L29/08 ; H01L39/24 ; H01L39/02

Abstract:
Provided are superconducting circuits and method of forming thereof. A superconducting circuit may include a low loss dielectric (LLD) layer formed from one or both of polycrystalline silicon or polycrystalline germanium. The LLD layer may be formed at a low temperature (e.g., less than about 525° C.) using chemical vapor deposition (CVD). Addition of germanium may help to lower the deposition temperature and improve crystallinity of the resulting layer. The LLD layer is formed without adding silicides at the interface of the LLD layer and metal electrode. In some embodiments, an initial layer (e.g., a seed layer or a protective layer) may be formed on a metal electrode prior to forming the LLD layer. For example, the initial layer may include one of zinc sulfide, polycrystalline germanium, or polycrystalline silicon. The initial layer may be deposited at a low pressure (e.g., less than 10 Torr) to ensure higher levels of crystallinity.
Information query
IPC分类: