发明授权
- 专利标题: Timing synchronization circuit for wireless communication apparatus
- 专利标题(中): 无线通信装置的定时同步电路
-
申请号: US14452535申请日: 2014-08-06
-
公开(公告)号: US09465404B2公开(公告)日: 2016-10-11
- 发明人: Inayat Ali , Arvind Kaushik , Sachin Prakash , Arindam Sinha
- 申请人: Inayat Ali , Arvind Kaushik , Sachin Prakash , Arindam Sinha
- 申请人地址: US TX Austin
- 专利权人: FREESCALE SEMICONDUCTOR, INC.
- 当前专利权人: FREESCALE SEMICONDUCTOR, INC.
- 当前专利权人地址: US TX Austin
- 主分类号: G06F1/04
- IPC分类号: G06F1/04 ; G06F1/08 ; G06F1/10 ; H03L7/00 ; H04B15/00 ; H03J7/00
摘要:
A transmission node includes a digital front-end device that provides functional clocks for JESD204B based data transmission. The front-end device includes a PLL for generating a phase locked clock based on a device clock of the front-end device, a clock dividing unit for generating the functional clocks by dividing the phase locked clock, a clock gating unit connected between the PLL and the clock dividing unit, and a system reference signal sampling unit for timing radio frame boundaries. The clock gating unit gates the phase locked clock to align the functional clocks with the device clock within a predetermined number of cycles of the phase locked clock, upon locking of the PLL or receipt of a system resynchronization request. The system reference signal sampling unit samples the system reference signal with zero-cycle latency between device clock and phase locked clock.
公开/授权文献
信息查询