Invention Grant
- Patent Title: Multi processor multi domain conversion bridge with out of order return buffering
- Patent Title (中): 多处理器多域转换桥与乱序返回缓冲
-
Application No.: US14056729Application Date: 2013-10-17
-
Publication No.: US09465741B2Publication Date: 2016-10-11
- Inventor: Kai Chirca , Daniel B Wu , Matthew D Pierson , Timothy D. Anderson
- Applicant: Texas Instruments Incorporated
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Robert D. Marshall, Jr.; Frank D. Cimino
- Main IPC: G06F13/40
- IPC: G06F13/40 ; G06F12/08 ; G06F13/16

Abstract:
An asynchronous dual domain bridge is implemented between the cache coherent master and the coherent system interconnect. The bridge has 2 halves, one in each clock/powerdown domain—master and interconnect. The asynchronous bridge is aware of the bus protocols used by each individual processor within the attached subsystem, and can perform the appropriate protocol conversion on each processor's transactions to adapt the transaction to/from the bus protocol used by the interconnect.
Public/Granted literature
- US20140115210A1 Multi Processor Multi Domain Conversion Bridge with Out of Order Return Buffering Public/Granted day:2014-04-24
Information query