- 专利标题: Multi-task concurrent/pipeline NAND operations on all planes
-
申请号: US14966894申请日: 2015-12-11
-
公开(公告)号: US09524773B2公开(公告)日: 2016-12-20
- 发明人: Peter Wung Lee
- 申请人: Peter Wung Lee
- 申请人地址: US CA Saratoga
- 专利权人: Peter Wung Lee
- 当前专利权人: Peter Wung Lee
- 当前专利权人地址: US CA Saratoga
- 代理机构: Raywell Group, LLC
- 主分类号: G11C11/56
- IPC分类号: G11C11/56 ; G11C16/34 ; G11C16/04 ; G11C16/08 ; G11C16/10 ; G11C16/14 ; G11C16/26 ; G11C7/10 ; H01L27/115
摘要:
This invention provides a 2-level BL-hierarchical NAND memory architecture and associated concurrent operations applicable to both 2D and 3D HiNAND2 memory arrays. New Latch designs in Block-decoder and Segment-decoder with one common dedicated metal0 power line per one 2N-bit dynamic page buffer (DPB) formed in corresponding 2N broken-LBL metal1 line capacitors for Program and per one 2N-bit Segment DPB formed in corresponding 2N local LBL metal1 line capacitors for Read are provided for performing concurrent and pipeline operations of multiple-WL Program, Read, Erase-Verify, and Program-Verify in dispersed Blocks in a same or multiple different NAND planes with much enhanced array flexibility and multiple-fold performance improvements.
公开/授权文献
信息查询