Invention Grant
US09589654B2 Rank determination of circuits with distinct current carrying capabilities
有权
具有不同电流承载能力的电路的等级确定
- Patent Title: Rank determination of circuits with distinct current carrying capabilities
- Patent Title (中): 具有不同电流承载能力的电路的等级确定
-
Application No.: US14647075Application Date: 2014-04-15
-
Publication No.: US09589654B2Publication Date: 2017-03-07
- Inventor: Yanjun Ma , Edwin Kan
- Applicant: Empire Technology Development LLC
- Applicant Address: US DE Wilmington
- Assignee: EMPIRE TECHNOLOGY DEVELOPMENT LLC
- Current Assignee: EMPIRE TECHNOLOGY DEVELOPMENT LLC
- Current Assignee Address: US DE Wilmington
- Agency: Turk IP Law, LLC
- International Application: PCT/US2014/034172 WO 20140415
- International Announcement: WO2015/160330 WO 20151022
- Main IPC: G11C16/04
- IPC: G11C16/04 ; G11C16/26 ; G11C7/08 ; G11C7/10 ; G11C11/54 ; G11C11/56 ; G11C13/00 ; G11C16/24 ; G11C16/32

Abstract:
Technologies are generally provided for methods and circuitry to rank a large number of cells in a timeframe of about one sense cycle. In some examples, an architecture may be implemented to rank memory cells such as volatile memories, non-volatile memories, and other types of data storage devices, where there may not be an equivalent to threshold voltage. In other examples, an arbitrary group of circuits, such as in neural networks where there may not be an equivalent control gate to set the timing resolution, may be ranked. Relative sense timing may be used to rank the cells having different current carrying abilities. A ramped gate voltage may be used to control the timing resolution and to reduce contention between close separate cells. Digital logic may be used to latch and/or record the rank information.
Public/Granted literature
- US20160049205A1 RANK DETERMINATION Public/Granted day:2016-02-18
Information query