Invention Grant
- Patent Title: Non-volatile memory with multiple latency tiers
-
Application No.: US15113914Application Date: 2014-01-31
-
Publication No.: US09773547B2Publication Date: 2017-09-26
- Inventor: Richard H. Henze , Naveen Muralimanohar , Yoocharn Jeon , Martin Foltin , Erik Ordentlich , Gregg B. Lesartre , R. Stanley Williams
- Applicant: Hewlett Packard Enterprise Development LP
- Applicant Address: US TX Houston
- Assignee: Hewlett Packard Enterprise Development LP
- Current Assignee: Hewlett Packard Enterprise Development LP
- Current Assignee Address: US TX Houston
- Agent Fabian Vancott
- International Application: PCT/US2014/014227 WO 20140131
- International Announcement: WO2015/116188 WO 20150806
- Main IPC: G11C11/00
- IPC: G11C11/00 ; G11C13/00 ; H01L45/00 ; H01L27/24 ; G11C5/02 ; H01L23/528

Abstract:
A non-volatile memory device with multiple latency tiers includes at least two crossbar memory arrays, each crossbar memory array comprising a number of memory cells, each memory cell connected to a word line and a bit line at a cross point. The crossbar memory arrays each have a different latency. The crossbar memory arrays are formed on a single die.
Public/Granted literature
- US20160343432A1 NON-VOLATILE MEMORY WITH MULTIPLE LATENCY TIERS Public/Granted day:2016-11-24
Information query