Scan Warmup Scheme for Mitigating DI/DT During Scan Test
    1.
    发明申请
    Scan Warmup Scheme for Mitigating DI/DT During Scan Test 有权
    在扫描测试期间减少DI / DT的扫描预热方案

    公开(公告)号:US20140237312A1

    公开(公告)日:2014-08-21

    申请号:US13773501

    申请日:2013-02-21

    CPC classification number: G01R31/318552 G01R31/318594

    Abstract: We report methods relating to scan warmup of integrated circuit devices. One such method may comprise loading a scan test stimulus to and unloading a scan test response from a first set of logic elements of an integrated circuit device at a scan clock first frequency equal to a test clock frequency; adjusting the scan clock from the first frequency to a second frequency by a scan warmup unit, wherein the scan clock second frequency is equal to a system clock frequency; and capturing the scan test response by a shift logic at the scan clock second frequency. We also report processors containing components configured to implement the method, and fabrication of such processors. The methods and their implementation may reduce di/dt events otherwise commonly occurring when testing logic elements of integrated circuit devices.

    Abstract translation: 报告集成电路设备的扫描预热方法。 一种这样的方法可以包括以等于测试时钟频率的扫描时钟第一频率将扫描测试激励加载并从集成电路器件的第一组逻辑元件卸载扫描测试响应; 通过扫描预热单元将扫描时钟从第一频率调整到第二频率,其中扫描时钟第二频率等于系统时钟频率; 并且以扫描时钟第二频率通过移位逻辑捕获扫描测试响应。 我们还会报告包含配置为实现该方法的组件以及这些处理器的制造的处理器。 这些方法及其实现可以减少在测试集成电路器件的逻辑元件时通常发生的di / dt事件。

    Scan warmup scheme for mitigating di/dt during scan test
    2.
    发明授权
    Scan warmup scheme for mitigating di/dt during scan test 有权
    扫描预热方案,以减轻扫描测试期间的di / dt

    公开(公告)号:US09291676B2

    公开(公告)日:2016-03-22

    申请号:US13773501

    申请日:2013-02-21

    CPC classification number: G01R31/318552 G01R31/318594

    Abstract: We report methods relating to scan warmup of integrated circuit devices. One such method may comprise loading a scan test stimulus to and unloading a scan test response from a first set of logic elements of an integrated circuit device at a scan clock first frequency equal to a test clock frequency; adjusting the scan clock from the first frequency to a second frequency by a scan warmup unit, wherein the scan clock second frequency is equal to a system clock frequency; and capturing the scan test response by a shift logic at the scan clock second frequency. We also report processors containing components configured to implement the method, and fabrication of such processors. The methods and their implementation may reduce di/dt events otherwise commonly occurring when testing logic elements of integrated circuit devices.

    Abstract translation: 报告集成电路设备的扫描预热方法。 一种这样的方法可以包括以等于测试时钟频率的扫描时钟第一频率将扫描测试激励加载并从集成电路器件的第一组逻辑元件卸载扫描测试响应; 通过扫描预热单元将扫描时钟从第一频率调整到第二频率,其中扫描时钟第二频率等于系统时钟频率; 并且以扫描时钟第二频率通过移位逻辑捕获扫描测试响应。 我们还会报告包含配置为实现该方法的组件以及这些处理器的制造的处理器。 这些方法及其实现可以减少在测试集成电路器件的逻辑元件时通常发生的di / dt事件。

Patent Agency Ranking