-
公开(公告)号:US12073794B2
公开(公告)日:2024-08-27
申请号:US18054872
申请日:2022-11-11
Applicant: LG Display Co., Ltd.
Inventor: Jaeyi Choi , Seongho Yun , SooHong Choi
IPC: G09G3/3266 , G09G3/3291
CPC classification number: G09G3/3266 , G09G3/3291 , G09G2310/0278 , G09G2310/08
Abstract: The present disclosure relates to a gate driving circuit and a display device including the gate driving circuit, and more particularly, to a gate driving circuit having a reduced size and a display device including the gate driving circuit. The gate driving circuit comprises a plurality of dummy stage circuits and stage circuits, which supply gate signals to each gate line and comprise a Q node, a QH node, and a QB node. A gate signal output circuit included in each of the stage circuits can output first to j-th gate signals based on first to j-th scan clock signals or a first low voltage according to the voltage level of the Q node or the voltage level of the QB node.
-
公开(公告)号:US11250767B2
公开(公告)日:2022-02-15
申请号:US17129412
申请日:2020-12-21
Applicant: LG Display Co., Ltd.
Inventor: JaeKyu Park , SooHong Choi , HongJae Shin , Seongho Yun , Jeongrim Seo
IPC: G09G3/32
Abstract: A gate driving circuit and a light emitting display apparatus comprising the same are discussed, in which a charging characteristic of a control node is improved. The gate driving circuit comprises first to mth stage circuits, wherein each of the first to mth stage circuits includes first to third control nodes, a node control circuit controlling a voltage of each of the first to third control nodes, and an output buffer circuit outputting each of a scan signal, a sense signal and a carry signal in accordance with each of the first to third control nodes, the node control circuit including a node setup circuit charging a first gate high potential voltage in the first control node in response to a first carry signal supplied from a front stage circuit.
-
公开(公告)号:US11551620B2
公开(公告)日:2023-01-10
申请号:US17553406
申请日:2021-12-16
Applicant: LG Display Co., Ltd.
Inventor: Seongho Yun , Dongmyoung Kim
IPC: G09G3/3266 , G09G3/3258
Abstract: A gate driver circuit can include a plurality of stage circuits, in which each of the plurality of stage circuits supplies a gate signal to gate lines arranged in a display panel, and includes an M node, a Q1 node, a Q2 node, a QB node, a line selector, a Q1 node controller, a Q1 node stabilizer, an inverter, a QB node stabilizer, a carry signal output circuit portion, and a gate signal output circuit portion, in which a first low-potential voltage level, a third low-potential voltage level, and a fourth low-potential voltage level for operating the gate driver circuit are set to different values, and the gate driver circuit can have a reduced size and better prevent leakage current while also providing more stable gate signals.
-
-