-
公开(公告)号:US11876649B2
公开(公告)日:2024-01-16
申请号:US17648440
申请日:2022-01-20
Applicant: Marvell Asia Pte Ltd
Inventor: Luke Wang , Benjamin Smith , Basel Alnabulsi , Stephane Dallaire , Simon Forey , Karthik Raviprakash , Praveen Prabha , Benjamin T. Reyes
CPC classification number: H04L25/03076 , H04L25/0232 , H04L2025/03433 , H04L2025/03605
Abstract: Equalization circuitry for a data channel in an integrated circuit device includes an analog equalization stage coupled to the data channel, and a digital signal processing stage downstream of the analog equalization stage. The digital signal processing stage generates control signals to control the analog equalization stage, and includes a digital equalization stage that operates on output of the analog equalization stage. The analog equalization stage may further include an enhanced processing stage for optical signals, which may be selectably coupled to the analog equalization stage. The analog equalization stage may include at least one feed-forward or feedback equalization stage, and a decision stage that outputs decision signals at one of a first plurality of signal levels. The enhanced processing stage operates on the decision signals to output enhanced decision signals at one of a second plurality of signal levels of higher resolution than the first plurality of signal levels.
-
公开(公告)号:US20230037860A1
公开(公告)日:2023-02-09
申请号:US17648440
申请日:2022-01-20
Applicant: Marvell Asia Pte Ltd
Inventor: Luke Wang , Benjamin Smith , Basel Alnabulsi , Stephane Dallaire , Simon Forey , Karthik Raviprakash , Praveen Prabha , Benjamin T. Reyes
Abstract: Equalization circuitry for a data channel in an integrated circuit device includes an analog equalization stage coupled to the data channel, and a digital signal processing stage downstream of the analog equalization stage. The digital signal processing stage generates control signals to control the analog equalization stage, and includes a digital equalization stage that operates on output of the analog equalization stage. The analog equalization stage may further include an enhanced processing stage for optical signals, which may be selectably coupled to the analog equalization stage. The analog equalization stage may include at least one feed-forward or feedback equalization stage, and a decision stage that outputs decision signals at one of a first plurality of signal levels. The enhanced processing stage operates on the decision signals to output enhanced decision signals at one of a second plurality of signal levels of higher resolution than the first plurality of signal levels.
-
公开(公告)号:US11855598B2
公开(公告)日:2023-12-26
申请号:US17895771
申请日:2022-08-25
Applicant: Marvell Asia Pte Ltd.
Inventor: Praveen Prabha , Karthik Raviprakash , Luke Wang , Stephane Dallaire
CPC classification number: H03G3/3036 , H03G1/0088 , H03G3/001 , H03F3/45183 , H03G2201/502
Abstract: A variable gain amplifier includes input terminals configured to receive a differential input of the variable gain amplifier, output terminals configured to generate a differential output of the variable gain amplifier, the differential output having a gain applied by the variable gain amplifier to the differential input, and an impedance ladder circuit coupled to the input terminals, the impedance ladder circuit comprising a plurality of semiconductor switches configured to receive respective control signals based on a control voltage. The plurality of semiconductors switches are responsive to the respective control signals to adjust the gain of the variable gain amplifier and configured with a predetermined exponential scale such that the impedance ladder circuit causes a slope of the gain of the variable gain amplifier relative to the control voltage to be generally linear.
-
公开(公告)号:US20220407484A1
公开(公告)日:2022-12-22
申请号:US17895771
申请日:2022-08-25
Applicant: Marvell Asia Pte Ltd.
Inventor: Praveen PRABHA , Karthik Raviprakash , Luke Wang , Stephane Dallaire
Abstract: A variable gain amplifier includes input terminals configured to receive a differential input of the variable gain amplifier, output terminals configured to generate a differential output of the variable gain amplifier, the differential output having a gain applied by the variable gain amplifier to the differential input, and an impedance ladder circuit coupled to the input terminals, the impedance ladder circuit comprising a plurality of semiconductor switches configured to receive respective control signals based on a control voltage. The plurality of semiconductors switches are responsive to the respective control signals to adjust the gain of the variable gain amplifier and configured with a predetermined exponential scale such that the impedance ladder circuit causes a slope of the gain of the variable gain amplifier relative to the control voltage to be generally linear.
-
公开(公告)号:US11463059B1
公开(公告)日:2022-10-04
申请号:US17210080
申请日:2021-03-23
Applicant: Marvell Asia Pte. Ltd.
Inventor: Praveen Prabha , Karthik Raviprakash , Luke Wang , Stephane Dallaire
Abstract: The present invention is directed to electrical circuits. In a specific embodiment, the present invention provides variable gain amplifier that includes an impedance ladder and a control circuit. The impedance ladder includes n switches configured in parallel. The control circuit includes a digital-to-analog converter and an amplifier. The control circuit generates n control signals for the n switches. There are other embodiments as well.
-
-
-
-