-
公开(公告)号:US20230238455A1
公开(公告)日:2023-07-27
申请号:US18129095
申请日:2023-03-31
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Chang , Yao-Hsien Chung , Shih-Wei Su , Hao-Hsuan Chang , Ting-An Chien , Bin-Siang Tsai
IPC: H01L29/778 , H01L29/66 , H01L29/20
CPC classification number: H01L29/7786 , H01L29/66462 , H01L29/2003
Abstract: A method for forming a high electron mobility transistor is disclosed. A substrate is provided. A channel layer is formed on the substrate. An electron supply layer is formed on the channel layer. A dielectric passivation layer is formed on the electron supply layer. A gate recess is formed into the dielectric passivation layer and the electron supply layer. A surface modification layer is conformally deposited on an interior surface of the gate recess. The surface modification layer is first subjected to the nitride treatment and is then subjected to the oxidation treatment. A P-type GaN layer is formed in the gate recess and on the surface modification layer.
-
公开(公告)号:US11688802B2
公开(公告)日:2023-06-27
申请号:US17179322
申请日:2021-02-18
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Chang , Yao-Hsien Chung , Shih-Wei Su , Hao-Hsuan Chang , Ting-An Chien , Bin-Siang Tsai
IPC: H01L29/778 , H01L29/66 , H01L29/20
CPC classification number: H01L29/7786 , H01L29/2003 , H01L29/66462
Abstract: A method for forming a high electron mobility transistor is disclosed. A substrate is provided. A channel layer is formed on the substrate. An electron supply layer is formed on the channel layer. A dielectric passivation layer is formed on the electron supply layer. A gate recess is formed into the dielectric passivation layer and the electron supply layer. A surface modification layer is conformally deposited on an interior surface of the gate recess. The surface modification layer is then subjected to an oxidation treatment or a nitridation treatment. A P-type GaN layer is formed in the gate recess and on the surface modification layer.
-
公开(公告)号:US11043596B2
公开(公告)日:2021-06-22
申请号:US16451018
申请日:2019-06-25
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shih-Wei Su , Hao-Hsuan Chang , Chih-Wei Chang , Chi-Hsuan Cheng , Ting-An Chien , Bin-Siang Tsai
IPC: H01L21/762 , H01L29/66 , H01L29/78 , H01L21/768
Abstract: A method for forming a semiconductor device is disclosed. A substrate having at least two fins thereon and an isolation trench between the at least two fins is provided. A liner layer is then deposited on the substrate. The liner layer conformally covers the two fins and interior surface of the isolation trench. A stress-buffer film is then deposited on the liner layer. The stress-buffer film completely fills a lower portion that is located at least below half of a trench depth of the isolation trench. A trench-fill oxide layer is then deposited to completely fill an upper portion of the isolation trench.
-
公开(公告)号:US20190140074A1
公开(公告)日:2019-05-09
申请号:US15838243
申请日:2017-12-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hao-Hsuan Chang , Yao-Hsien Chung , Fu-Yu Tsai
IPC: H01L29/66 , H01L21/8234 , H01L27/088
Abstract: A manufacturing method of a semiconductor device includes the following steps. A first stacked structure and a second stacked structure are formed on a core region and an input/output (I/O) region of a semiconductor substrate respectively. The first stacked structure includes a first patterned oxide layer, a first patterned nitride layer, and a first dummy gate. The second stacked structure includes a second patterned oxide layer, a second patterned nitride layer, and a second dummy gate. The first dummy gate and the second dummy gate are removed for forming a first recess above the core region and a second recess above the I/O region. A first gate structure is formed in the first recess and a second gate structure is formed in the second recess. The first patterned nitride layer is removed before the step of forming the first gate structure in the first recess.
-
公开(公告)号:US10283618B1
公开(公告)日:2019-05-07
申请号:US15838243
申请日:2017-12-11
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hao-Hsuan Chang , Yao-Hsien Chung , Fu-Yu Tsai
IPC: H01L21/338 , H01L21/8238 , H01L27/092 , H01L29/49 , H01L21/8234 , H01L29/165 , H01L29/66 , H01L27/088
Abstract: A manufacturing method of a semiconductor device includes the following steps. A first stacked structure and a second stacked structure are formed on a core region and an input/output (I/O) region of a semiconductor substrate respectively. The first stacked structure includes a first patterned oxide layer, a first patterned nitride layer, and a first dummy gate. The second stacked structure includes a second patterned oxide layer, a second patterned nitride layer, and a second dummy gate. The first dummy gate and the second dummy gate are removed for forming a first recess above the core region and a second recess above the I/O region. A first gate structure is formed in the first recess and a second gate structure is formed in the second recess. The first patterned nitride layer is removed before the step of forming the first gate structure in the first recess.
-
公开(公告)号:US20230282740A1
公开(公告)日:2023-09-07
申请号:US18195347
申请日:2023-05-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Chang , Yao-Hsien Chung , Shih-Wei Su , Hao-Hsuan Chang , Ting-An Chien , Bin-Siang Tsai
IPC: H01L29/778 , H01L29/66 , H01L29/20
CPC classification number: H01L29/7786 , H01L29/2003 , H01L29/66462
Abstract: A high electron mobility transistor including a substrate; a channel layer on the substrate; an electron supply layer on the channel layer; a dielectric passivation layer on the electron supply layer; a gate recess in the dielectric passivation layer and the electron supply layer; a surface modification layer on an interior surface of the gate recess; and a P-type GaN layer in the gate recess and on the surface modification layer. The surface modification layer has a gradient silicon concentration.
-
公开(公告)号:US11688790B2
公开(公告)日:2023-06-27
申请号:US17143135
申请日:2021-01-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Chang , Yao-Hsien Chung , Shih-Wei Su , Hao-Hsuan Chang , Da-Jun Lin , Ting-An Chien , Bin-Siang Tsai
IPC: H01L29/778 , H01L29/66 , H01L29/20 , H01L29/423
CPC classification number: H01L29/66462 , H01L29/2003 , H01L29/4236 , H01L29/42364 , H01L29/7786
Abstract: An HEMT includes a first III-V compound layer. A second III-V compound layer is disposed on the first III-V compound layer. The composition of the first III-V compound layer is different from the composition of the second III-V compound layer. A trench is disposed within the first III-V compound layer and the second III-V compound layer. The trench has a first corner and a second corner. The first corner and the second corner are disposed in the first III-V compound layer. A first dielectric layer contacts a sidewall of the first corner. A second dielectric layer contacts a sidewall of the second corner. The first dielectric layer and the second dielectric layer are outside of the trench. A gate is disposed in the trench. A source electrode and a drain electrode are respectively disposed at two sides of the gate. A gate electrode is disposed directly on the gate.
-
公开(公告)号:US20210273089A1
公开(公告)日:2021-09-02
申请号:US17321517
申请日:2021-05-17
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Shih-Wei Su , Hao-Hsuan Chang , Chih-Wei Chang , Chi-Hsuan Cheng , Ting-An Chien , Bin-Siang Tsai
IPC: H01L29/78 , H01L21/762 , H01L29/66 , H01L21/768
Abstract: A semiconductor device includes a substrate having at least two fins thereon and an isolation trench between the at least two fins; and an isolation structure in the isolation trench. The isolation structure consists of a liner layer covering a lower sidewall of each of the at least two fins and a bottom surface of the isolation trench, and a stress-buffer film on the liner layer. The stress-buffer film is a silicon suboxide film of formula SiOy, wherein y
-
公开(公告)号:US11037833B2
公开(公告)日:2021-06-15
申请号:US16455762
申请日:2019-06-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yao-Hsien Chung , Hao-Hsuan Chang , Ting-An Chien , Bin-Siang Tsai
IPC: H01L21/82 , H01L21/8234 , H01L29/78 , H01L29/66 , H01L29/423
Abstract: A method for forming a semiconductor device is provided. A dielectric layer is formed on a substrate. First and second gate trenches are formed in the dielectric layer. First and second spacers are disposed in the first and the second gate trenches, respectively. A patterned photoresist is formed on the dielectric layer. The patterned photoresist masks the first region and exposes the second region. Multiple cycles of spacer trimming process are performed to trim a sidewall profile of the second spacer. Each cycle comprises a step of oxygen stripping and a successive step of chemical oxide removal. The patterned photoresist is then removed to reveal the first region.
-
公开(公告)号:US20230145175A1
公开(公告)日:2023-05-11
申请号:US18092916
申请日:2023-01-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Chang , Yao-Hsien Chung , Shih-Wei Su , Hao-Hsuan Chang , Da-Jun Lin , Ting-An Chien , Bin-Siang Tsai
IPC: H01L29/66 , H01L29/778 , H01L29/20
CPC classification number: H01L29/66462 , H01L29/2003 , H01L29/7786
Abstract: A high electron mobility transistor includes a first III-V compound layer. A second III-V compound layer is disposed on the first III-V compound layer. The composition of the first III-V compound layer is different from that of the second III-V compound layer. A trench is disposed within the first III-V compound layer and the second III-V compound layer. The trench has a first corner and a second corner. The first corner and the second corner are disposed in the first III-V compound layer. A first dielectric layer contacts a sidewall of the first corner. A second dielectric layer contacts a sidewall of the second corner. The first dielectric layer and the second dielectric layer are outside of the trench. A gate is disposed in the trench. A source electrode and a drain electrode are respectively disposed at two sides of the gate. A gate electrode is disposed on the gate.
-
-
-
-
-
-
-
-
-