-
公开(公告)号:US11923373B2
公开(公告)日:2024-03-05
申请号:US17502026
申请日:2021-10-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Bo Tao , Li Wang , Ching-Yang Wen , Purakh Raj Verma , Zhibiao Zhou , Dong Yin , Gang Ren , Jian Xie
IPC: H01L27/12 , G11C17/16 , H01L23/525 , H10B20/20 , H10B20/25
CPC classification number: H01L27/1207 , G11C17/16 , G11C17/165 , H01L23/5252 , H10B20/20 , H10B20/25
Abstract: A semiconductor structure includes a semiconductor on insulator (SOI) substrate, a first electrically conductive structure, and a second electrically conductive structure. The SOI substrate includes a base substrate, a buried insulation layer disposed on the base substrate, a semiconductor layer disposed on the buried insulation layer, and a trap rich layer disposed between the buried insulation layer and the base substrate. At least a part of the first electrically conductive structure and at least a part of the second electrically conductive structure are disposed in the trap rich layer. A part of the trap rich layer is disposed between the first electrically conductive structure and the second electrically conductive structure. The first electrically conductive structure, the second electrically conductive structure, and the trap rich layer disposed between the first electrically conductive structure and the second electrically conductive structure are at least a portion of an anti-fuse structure.
-
公开(公告)号:US11881529B2
公开(公告)日:2024-01-23
申请号:US17902928
申请日:2022-09-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Ching-Yang Wen , Li Wang , Kai Cheng
CPC classification number: H01L29/7838 , H01L29/0649 , H01L29/401 , H01L29/41725 , H01L29/66484 , H01L29/7831
Abstract: A method of fabricating a semiconductor device is provided. First, a semiconductor structure is provided, and the semiconductor structure includes a buried dielectric layer, a first gate structure disposed on a front-side of the buried dielectric layer, and a first source/drain region and a second source/drain region disposed between the buried dielectric layer and the first gate structure. Then, a trench is formed in the buried dielectric layer. Afterwards, a conductive layer is formed on the buried dielectric layer and in the trench. Finally, the conductive layer is patterned.
-
公开(公告)号:US20230058468A1
公开(公告)日:2023-02-23
申请号:US17409756
申请日:2021-08-23
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: BO TAO , RUNSHUN WANG , Li Wang , Ching-Yang Wen , Purakh Raj Verma , DONG YIN , Jian Xie
IPC: H01L21/768
Abstract: A method of fabricating an air gap includes receiving a first thickness information of an inter-metal dielectric layer formed on a substrate and receiving a second thickness information of an inter-layer dielectric layer formed on the substrate. Then, a first etching is performed, wherein the first etching includes etch the inter-metal dielectric layer based on a first etching control value corresponding to the first thickness information. After the first etching, a second etching is performed to etch the inter-layer dielectric layer based on a second etching control value corresponding to the second thickness information.
-
公开(公告)号:US20240170490A1
公开(公告)日:2024-05-23
申请号:US18424888
申请日:2024-01-29
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: BO TAO , Li Wang , Ching-Yang Wen , Purakh Raj Verma , Zhibiao Zhou , Dong Yin , Gang Ren , Jian Xie
IPC: H01L27/12 , G11C17/16 , H01L23/525 , H10B20/20 , H10B20/25
CPC classification number: H01L27/1207 , G11C17/16 , G11C17/165 , H01L23/5252 , H10B20/20 , H10B20/25
Abstract: A semiconductor structure includes a semiconductor on insulator (SOI) substrate, a first electrically conductive structure, and a second electrically conductive structure. The SOI substrate includes a base substrate, a buried insulation layer disposed on the base substrate, a semiconductor layer disposed on the buried insulation layer, and a trap rich layer disposed between the buried insulation layer and the base substrate. At least a part of the first electrically conductive structure and at least a part of the second electrically conductive structure are disposed in the trap rich layer. A part of the trap rich layer is disposed between the first electrically conductive structure and the second electrically conductive structure. The first electrically conductive structure, the second electrically conductive structure, and the trap rich layer disposed between the first electrically conductive structure and the second electrically conductive structure are at least a portion of an anti-fuse structure.
-
公开(公告)号:US20210125921A1
公开(公告)日:2021-04-29
申请号:US17140146
申请日:2021-01-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Ching-Yang Wen , Li Wang , Kai Cheng
IPC: H01L23/522 , H01L27/12 , H01L29/417 , H01L29/423 , H01L21/768
Abstract: A semiconductor device comprises a buried dielectric layer, a first gate structure, a second gate structure, a first source/drain region, a second source/drain region, a front-side metallization, a backside metallization, and conductive contacts. The first gate structure and the second gate structure disposed respectively in the front-side and back side of the dielectric layer, the first source/drain region and the second source/drain region are disposed between the first gate structure and the second gate structures. The front-side metallization is disposed on the front-side of the buried dielectric layer, and the backside metallization is disposed on the backside of the buried dielectric layer. The conductive contacts penetrate the buried dielectric layer and electrically couple the front-side metallization to the backside metallization.
-
公开(公告)号:US10923599B2
公开(公告)日:2021-02-16
申请号:US16408415
申请日:2019-05-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Ching-Yang Wen , Li Wang , Kai Cheng
IPC: H01L29/786 , H01L29/06 , H01L29/768 , H01L29/78
Abstract: A semiconductor device includes a buried dielectric layer, a first gate structure, a second gate structure, a first source/drain region, a second source/drain region, a first contact structure and a second contact structure. The first gate structure and the second gate structure disposed respectively in the front-side and backside of the dielectric layer, the first source/drain region and the second source/drain region are disposed between the first gate structure and the second gate structure, the first contact structure is disposed in the front-side of the dielectric layer and electrically coupled to the first source/drain region, the second contact structure is disposed in the backside of the dielectric layer and electrically coupled to the second source/drain region.
-
公开(公告)号:US12191195B2
公开(公告)日:2025-01-07
申请号:US17409756
申请日:2021-08-23
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Bo Tao , Runshun Wang , Li Wang , Ching-Yang Wen , Purakh Raj Verma , Dong Yin , Jian Xie
IPC: H01L21/768
Abstract: A method of fabricating an air gap includes receiving a first thickness information of an inter-metal dielectric layer formed on a substrate and receiving a second thickness information of an inter-layer dielectric layer formed on the substrate. Then, a first etching is performed, wherein the first etching includes etch the inter-metal dielectric layer based on a first etching control value corresponding to the first thickness information. After the first etching, a second etching is performed to etch the inter-layer dielectric layer based on a second etching control value corresponding to the second thickness information.
-
公开(公告)号:US20210098624A1
公开(公告)日:2021-04-01
申请号:US17117080
申请日:2020-12-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Ching-Yang Wen , Li Wang , Kai Cheng
IPC: H01L29/78 , H01L29/06 , H01L29/417 , H01L29/40 , H01L29/66
Abstract: A semiconductor device includes a buried dielectric layer, a first gate structure, a second gate structure, a first source/drain region, a second source/drain region, a trench, and a contact layer. The first gate structure is disposed on a front-side of the buried dielectric layer, and the second gate structure is disposed on a backside of the buried dielectric layer. The first source/drain region and a second source/drain region are disposed between the first gate structure and the second gate structure. The trench is formed in the buried dielectric layer, and the contact layer is disposed in the trench and electrically coupled to the second source/drain region, where the contact structure and the second gate structure are formed of the same material.
-
公开(公告)号:US20230082878A1
公开(公告)日:2023-03-16
申请号:US17502026
申请日:2021-10-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: BO TAO , Li Wang , Ching-Yang Wen , Purakh Raj Verma , ZHIBIAO ZHOU , DONG YIN , Gang Ren , Jian Xie
IPC: H01L27/12 , H01L23/525 , H01L27/112 , G11C17/16
Abstract: A semiconductor structure includes a semiconductor on insulator (SOI) substrate, a first electrically conductive structure, and a second electrically conductive structure. The SOI substrate includes a base substrate, a buried insulation layer disposed on the base substrate, a semiconductor layer disposed on the buried insulation layer, and a trap rich layer disposed between the buried insulation layer and the base substrate. At least a part of the first electrically conductive structure and at least a part of the second electrically conductive structure are disposed in the trap rich layer. A part of the trap rich layer is disposed between the first electrically conductive structure and the second electrically conductive structure. The first electrically conductive structure, the second electrically conductive structure, and the trap rich layer disposed between the first electrically conductive structure and the second electrically conductive structure are at least a portion of an anti-fuse structure.
-
公开(公告)号:US20220416081A1
公开(公告)日:2022-12-29
申请号:US17902928
申请日:2022-09-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Ching-Yang Wen , Li Wang , Kai Cheng
IPC: H01L29/78 , H01L29/66 , H01L29/417 , H01L29/40 , H01L29/06
Abstract: A method of fabricating a semiconductor device is provided. First, a semiconductor structure is provided, and the semiconductor structure includes a buried dielectric layer, a first gate structure disposed on a front-side of the buried dielectric layer, and a first source/drain region and a second source/drain region disposed between the buried dielectric layer and the first gate structure. Then, a trench is formed in the buried dielectric layer. Afterwards, a conductive layer is formed on the buried dielectric layer and in the trench. Finally, the conductive layer is patterned.
-
-
-
-
-
-
-
-
-