INTER-DEVICE POLICING ON NETWORK INTERFACE DEVICES IN LAG CONFIGURATION
    1.
    发明申请
    INTER-DEVICE POLICING ON NETWORK INTERFACE DEVICES IN LAG CONFIGURATION 有权
    网络接口设备在LAG配置中的设备间策略

    公开(公告)号:US20150006755A1

    公开(公告)日:2015-01-01

    申请号:US13927160

    申请日:2013-06-26

    Abstract: A master network interface device (NID) receives a first packet flow associated with a particular customer via a first link of a link aggregation group (LAG). The master NID also receives, from a non-master NID, an indication of a second packet flow, associated with the particular customer, that are traversing a second link of the LAG. The master NID applies collective rate limiting criteria to the first packet flow and to the second packet flow, such that the collective rate limiting criteria enforces a SLA rate for the particular customer. The master NID forwards at least some of the first packet flow via the first link, based on the rate limiting criteria as applied to the first packet flow. The master NID also sends, to the non-master network interface device, an indication of the rate limiting criteria as applied to the second packet flow.

    Abstract translation: 主网络接口设备(NID)经由链路聚合组(LAG)的第一链路接收与特定客户相关联的第一分组流。 主NID还从非主NID接收与特定客户相关联的正在遍历LAG的第二链路的第二分组流的指示。 主NID将集合速率限制标准应用于第一分组流和第二分组流,使得集合速率限制标准对特定客户实施SLA速率。 基于应用于第一分组流的速率限制标准,主NID经由第一链路转发至少一些第一分组流。 主NID还向非主网络接口设备发送应用于第二分组流的速率限制标准的指示。

    BIT ERROR GENERATION SYSTEM FOR OPTICAL NETWORKS
    2.
    发明申请
    BIT ERROR GENERATION SYSTEM FOR OPTICAL NETWORKS 有权
    用于光网络的位错产生系统

    公开(公告)号:US20130294769A1

    公开(公告)日:2013-11-07

    申请号:US13933199

    申请日:2013-07-02

    CPC classification number: H04B10/0775 H04B2210/078

    Abstract: A bit error generating device includes a light source, an input device, and a control processor. The control processor includes logic configured to: receive protocol or bitrate information regarding a live traffic signal via the input device; determine bit error simulation signal parameters based on the received protocol or bitrate information; configure the light source to generate the bit error simulation signal based on the bit error simulation signal parameters; and instruct the light source to inject the bit error simulation signal into an optical fiber carrying the live traffic signal.

    Abstract translation: 位错误产生装置包括光源,输入装置和控制处理器。 所述控制处理器包括被配置为:经由所述输入设备接收关于实况交通信号的协议或比特率信息的逻辑; 基于接收的协议或比特率信息确定误码仿真信号参数; 根据误码仿真信号参数配置光源产生误码仿真信号; 并指示光源将位错误模拟信号注入到携带实时话务信号的光纤中。

    Bit error generation system for optical networks
    5.
    发明授权
    Bit error generation system for optical networks 有权
    光网络的位错产生系统

    公开(公告)号:US08873949B2

    公开(公告)日:2014-10-28

    申请号:US13933199

    申请日:2013-07-02

    CPC classification number: H04B10/0775 H04B2210/078

    Abstract: A bit error generating device includes a light source, an input device, and a control processor. The control processor includes logic configured to: receive protocol or bitrate information regarding a live traffic signal via the input device; determine bit error simulation signal parameters based on the received protocol or bitrate information; configure the light source to generate the bit error simulation signal based on the bit error simulation signal parameters; and instruct the light source to inject the bit error simulation signal into an optical fiber carrying the live traffic signal.

    Abstract translation: 位错误产生装置包括光源,输入装置和控制处理器。 所述控制处理器包括被配置为:经由所述输入设备接收关于实况交通信号的协议或比特率信息的逻辑; 基于接收的协议或比特率信息确定位错误模拟信号参数; 根据误码仿真信号参数配置光源产生误码仿真信号; 并指示光源将位错误模拟信号注入到携带实时话务信号的光纤中。

Patent Agency Ranking