-
公开(公告)号:US12073192B2
公开(公告)日:2024-08-27
申请号:US18488991
申请日:2023-10-17
Applicant: ZHEJIANG LAB
IPC: G06F7/503
CPC classification number: G06F7/503
Abstract: The present application discloses a full adder circuit and a multi-bit full adder. In the full adder circuit, an in-memory computing field-effect transistor stores data and performs logic operation on the data in the transistor and the loaded data according to different input signals; and a low-area full adder circuit is realized with very few transistors through the characteristics and the reading and writing modes of the in-memory computing field-effect transistor. The full adder circuit has a simple structure, which is greatly reduces the area and complexity of the full adder circuit, and saves 19 transistors compared with the traditional CMOS full adder circuits.
-
公开(公告)号:US12019571B1
公开(公告)日:2024-06-25
申请号:US18389783
申请日:2023-12-20
Applicant: ZHEJIANG LAB
Inventor: Li Yan , Songnan Ren , Zhiwei Liu , Tang Hu , Xiangdi Li , Jiani Gu , Chunling Hao , Xiao Yu
IPC: G06F13/20
CPC classification number: G06F13/20 , G06F2213/40
Abstract: A communication method for a multi-chip neural network algorithm based on a FPGA main control, which designs original data frames, status frames, layered data frames, layered weight frames, computation result frames, layered data request frames, layered weight request frames, computation result request frames and running status request frames, and then completes image processing based on the neural network algorithm according to the scheduling of transmitting and receiving processes. The present disclosure ensure that communication of multi-layer data structures and various data types based on the neural network algorithm, and accurately schedules the transmitting and receiving of data required by the main control and each chip in the multi-chip system, and sends out data request commands; it plays a very active role in receiving, transmitting and feeding back the running status of the chip and the errors and error types.
-
3.
公开(公告)号:US12166481B2
公开(公告)日:2024-12-10
申请号:US18183908
申请日:2023-03-14
Applicant: ZHEJIANG LAB
Inventor: Jiani Gu , Bing Chen , Xiao Yu , Chengji Jin , Genquan Han
IPC: G11C11/419 , H03K19/08 , H03K19/21 , G11C11/22
Abstract: A method, a unit and circuits for implementing Boolean logics based on computing-in-memory transistors. The method is implemented by using the characteristics and the read-write mode of the computing-in-memory transistor; the basic unit consists of a computing-in-memory transistor and a pull resistor; the pull resistor in the basic unit is connected in series with the transistor, and the gate of the transistor is independent; the basic units can implement sixteen Boolean logic operations through different circuit structures and voltage configuration schemes. Compared with the logic circuit structure of the conventional CMOS transistors, the present disclosure can implement more logic operations with fewer transistors, which greatly optimizes circuit density and computing speed caused by data transmission between storage units and process units.
-
-