Display with multiplexer feed-through compensation and methods of driving same
    12.
    发明授权
    Display with multiplexer feed-through compensation and methods of driving same 有权
    显示多路复用器馈通补偿及其驱动方法

    公开(公告)号:US08836679B2

    公开(公告)日:2014-09-16

    申请号:US13567582

    申请日:2012-08-06

    CPC classification number: G09G3/3611 G09G3/3685 G09G2310/0297

    Abstract: In one aspect, an LCD includes a display panel with a pixel matrix having M scan lines and N data lines, and a multiplexer feed-through compensation circuit, which includes P signal lines for providing P video signals, P multiplexers, and K pairs of control lines providing K pairs of control signals. Each multiplexer is electrically coupled to a corresponding signal line and has K channels. Each channel includes first and second switches parallel-connected between the signal line and a corresponding data line for selectively transmitting the video signal to the corresponding data line. Each pair of control lines is respectively electrically coupled to the first and second switches of a corresponding channel of each multiplexer. Each pair of control signals are configured such that a time turning off one of the first and second switches is earlier than that turning off the other switch.

    Abstract translation: 一方面,LCD包括具有M条扫描线和N条数据线的像素矩阵的显示面板和多路复用器馈通补偿电路,其包括用于提供P视频信号的P信号线,P多路复用器和K对 提供K对控制信号的控制线。 每个复用器电耦合到对应的信号线并且具有K个信道。 每个通道包括并联在信号线和相应的数据线之间的第一和第二开关,用于选择性地将视频信号传输到对应的数据线。 每对控制线分别电耦合到每个多路复用器的相应通道的第一和第二开关。 每对控制信号被配置为使得关闭第一和第二开关中的一个的时间早于关闭另一个开关的时间。

    Bidirectional shift register and the driving method thereof
    13.
    发明授权
    Bidirectional shift register and the driving method thereof 有权
    双向移位寄存器及其驱动方法

    公开(公告)号:US08724406B2

    公开(公告)日:2014-05-13

    申请号:US13524070

    申请日:2012-06-15

    CPC classification number: G09G3/3677 G09G2310/0286

    Abstract: A bidirectional shift register includes a first register circuit and a second register circuit. The first register circuit includes a first register stage and a first output buffer stage with n numbers of scanning signal output ends. The first register stage is electrically coupled to a third voltage source. The first output buffer stage is electrically coupled to a second voltage source and a first voltage source. The second register circuit has a similar circuit structure to the first register circuit; wherein the first register circuit and the second register circuit each use n+1 numbers clock signal lines, and the n is a positive integer.

    Abstract translation: 双向移位寄存器包括第一寄存器电路和第二寄存器电路。 第一寄存器电路包括第一寄存器级和具有n个扫描信号输出端的第一输出缓冲级。 第一寄存器级电耦合到第三电压源。 第一输出缓冲级电耦合到第二电压源和第一电压源。 第二寄存器电路具有与第一寄存器电路相似的电路结构; 其中第一寄存器电路和第二寄存器电路各使用n + 1个时钟信号线,并且n是正整数。

    BIDIRECTIONAL SHIFT REGISTER AND THE DRIVING METHOD THEREOF
    14.
    发明申请
    BIDIRECTIONAL SHIFT REGISTER AND THE DRIVING METHOD THEREOF 有权
    双向移位寄存器及其驱动方法

    公开(公告)号:US20130173870A1

    公开(公告)日:2013-07-04

    申请号:US13524070

    申请日:2012-06-15

    CPC classification number: G09G3/3677 G09G2310/0286

    Abstract: A bidirectional shift register includes a first register circuit and a second register circuit. The first register circuit includes a first register stage and a first output buffer stage with n numbers of scanning signal output ends. The first register stage is electrically coupled to a third voltage source. The first output buffer stage is electrically coupled to a second voltage source and a first voltage source. The second register circuit has a similar circuit structure to the first register circuit; wherein the first register circuit and the second register circuit each use n+1 numbers clock signal lines, and the n is a positive integer.

    Abstract translation: 双向移位寄存器包括第一寄存器电路和第二寄存器电路。 第一寄存器电路包括第一寄存器级和具有n个扫描信号输出端的第一输出缓冲级。 第一寄存器级电耦合到第三电压源。 第一输出缓冲级电耦合到第二电压源和第一电压源。 第二寄存器电路具有与第一寄存器电路相似的电路结构; 其中第一寄存器电路和第二寄存器电路各使用n + 1个时钟信号线,并且n是正整数。

    METHOD FOR DRIVING PIXEL CIRCUITS
    15.
    发明申请
    METHOD FOR DRIVING PIXEL CIRCUITS 审中-公开
    驱动像素电路的方法

    公开(公告)号:US20130155035A1

    公开(公告)日:2013-06-20

    申请号:US13609310

    申请日:2012-09-11

    Abstract: A method for driving a pixel circuit, which is adapted to drive a first pixel circuit coupled to a first gate line and a second pixel circuit coupled to a second gate line, is disclosed. The first pixel circuit receives display data before the second pixel circuit does. The method provides only one first enable pulse to the first gate line in a frame, and provides a second enable pulse and a third enable pulse to the second gate line in the same frame. The starting time of the second enable pulse is in an enabled time period of the first enable pulse, and the enabled time period of the third enable pulse is after the enabled time periods of the first and second enable pulses.

    Abstract translation: 公开了一种用于驱动适于驱动耦合到第一栅极线的第一像素电路和耦合到第二栅极线的第二像素电路的像素电路的方法。 第一像素电路接收第二像素电路之前的显示数据。 该方法仅向帧中的第一栅极线提供一个第一使能脉冲,并且在同一帧中向第二栅极线提供第二使能脉冲和第三使能脉冲。 第二使能脉冲的开始时间处于第一使能脉冲的使能时间段中,并且第三使能脉冲的使能时间段在第一和第二使能脉冲的使能时间段之后。

    ACTIVE LIQUID CRYSTAL DISPLAY PANEL
    16.
    发明申请
    ACTIVE LIQUID CRYSTAL DISPLAY PANEL 有权
    主动液晶显示面板

    公开(公告)号:US20120146962A1

    公开(公告)日:2012-06-14

    申请号:US13087328

    申请日:2011-04-14

    CPC classification number: G09G3/3648 G09G3/3677 G09G2320/0214

    Abstract: An active liquid crystal display panel includes a pixel array, a gate driving circuit, a data driving circuit, and an analog buffer. The gate driving circuit is used for driving M first scan lines where M is a natural number. The analog buffer is coupled to the gate driving circuit and includes M buffer circuits and a regulator. Each buffer circuit drives a corresponding second scan line according to an output signal of a corresponding first scan line of the M first scan lines, and the regulator is used for maintaining at least one reference voltage supplied to the M buffer circuits.

    Abstract translation: 有源液晶显示面板包括像素阵列,栅极驱动电路,数据驱动电路和模拟缓冲器。 栅极驱动电路用于驱动M是自然数的M个第一扫描线。 模拟缓冲器耦合到栅极驱动电路,并包括M个缓冲电路和调节器。 每个缓冲电路根据M个第一扫描线的对应的第一扫描线的输出信号驱动相应的第二扫描线,并且调节器用于保持提供给M个缓冲电路的至少一个参考电压。

    ARCHITECTURE OF ANALOG BUFFER CIRCUIT
    17.
    发明申请
    ARCHITECTURE OF ANALOG BUFFER CIRCUIT 审中-公开
    模拟缓存电路的架构

    公开(公告)号:US20120104402A1

    公开(公告)日:2012-05-03

    申请号:US12938867

    申请日:2010-11-03

    CPC classification number: H01L27/124

    Abstract: In one aspect of the invention, an analog buffer circuit includes a p-channel field effect transistor (PTFT) and an n-channel field effect transistor (NTFT). Each of the PTFT and NTFT has a source region and a drain region defining a channel region therebetween, formed on a substrate such that the drain regions of the PTFT and the NTFT are in substantial contact with each other, a gate layer formed over and insulated from the corresponding channel region, a source electrode insulated from the gate layer and electrically connected to the corresponding source region, and a common drain electrode insulated from the gate layer and the source electrode, and is electrically connected to the drain regions of both the PTFT and the NTFT through a via defined over the depletion region.

    Abstract translation: 在本发明的一个方面,模拟缓冲电路包括p沟道场效应晶体管(PTFT)和n沟道场效应晶体管(NTFT)。 PTFT和NTFT中的每一个具有形成在基板上的源极区域和限定其间的沟道区域的漏极区域,使得PTFT和NTFT的漏极区域彼此基本接触;形成在绝缘层上的栅极层 从相应的沟道区域,与栅极层绝缘并电连接到对应的源极区域的源极电极和与栅极层和源极电极绝缘的公共漏电极,并且电连接到两个PTFT的漏极区域 和通过在耗尽区域上定义的通孔的NTFT。

    Pixel structure and method for forming the same
    18.
    发明授权
    Pixel structure and method for forming the same 有权
    像素结构及其形成方法

    公开(公告)号:US07745825B2

    公开(公告)日:2010-06-29

    申请号:US11902229

    申请日:2007-09-20

    Applicant: Yu-Hsin Ting

    Inventor: Yu-Hsin Ting

    Abstract: A pixel structure comprising at least one transistor, a first storage capacitor, a first conductive layer, an interlayer dielectric layer, a second conductive layer, a passivation layer, and a third conductive layer is provided. The first storage capacitor is electrically connected to the transistor. The interlayer dielectric layer having at least one first opening covers the first conductive layer. The second conductive layer is formed on a part of the interlayer dielectric layer and is electrically connected to the first conductive layer through the first opening. The passivation layer having at least one second opening covers the transistor and the second conductive layer. The third conductive layer is formed on a part of the passivation layer and is electrically connected to the transistor through the second opening. The first storage capacitor is formed by the third conductive layer, the passivation layer, and the second conductive layer.

    Abstract translation: 提供了包括至少一个晶体管,第一存储电容器,第一导电层,层间介电层,第二导电层,钝化层和第三导电层的像素结构。 第一存储电容器电连接到晶体管。 具有至少一个第一开口的层间绝缘层覆盖第一导电层。 第二导电层形成在层间电介质层的一部分上,并通过第一开口与第一导电层电连接。 具有至少一个第二开口的钝化层覆盖晶体管和第二导电层。 第三导电层形成在钝化层的一部分上,并通过第二开口与晶体管电连接。 第一存储电容器由第三导电层,钝化层和第二导电层形成。

    Active liquid crystal display panel
    19.
    发明授权
    Active liquid crystal display panel 有权
    主动液晶显示面板

    公开(公告)号:US08766899B2

    公开(公告)日:2014-07-01

    申请号:US13087328

    申请日:2011-04-14

    CPC classification number: G09G3/3648 G09G3/3677 G09G2320/0214

    Abstract: An active liquid crystal display panel includes a pixel array, a gate driving circuit, a data driving circuit, and an analog buffer. The gate driving circuit is used for driving M first scan lines where M is a natural number. The analog buffer is coupled to the gate driving circuit and includes M buffer circuits and a regulator. Each buffer circuit drives a corresponding second scan line according to an output signal of a corresponding first scan line of the M first scan lines, and the regulator is used for maintaining at least one reference voltage supplied to the M buffer circuits.

    Abstract translation: 有源液晶显示面板包括像素阵列,栅极驱动电路,数据驱动电路和模拟缓冲器。 栅极驱动电路用于驱动M是自然数的M个第一扫描线。 模拟缓冲器耦合到栅极驱动电路,并包括M个缓冲电路和调节器。 每个缓冲电路根据M个第一扫描线的对应的第一扫描线的输出信号驱动相应的第二扫描线,并且调节器用于保持提供给M个缓冲电路的至少一个参考电压。

    FLAT PANEL DISPLAY, SHIFT REGISTER AND METHOD OF CONTROLLING THE SHIFT REGISTER
    20.
    发明申请
    FLAT PANEL DISPLAY, SHIFT REGISTER AND METHOD OF CONTROLLING THE SHIFT REGISTER 有权
    平板显示器,移位寄存器和控制移位寄存器的方法

    公开(公告)号:US20130141315A1

    公开(公告)日:2013-06-06

    申请号:US13661239

    申请日:2012-10-26

    Abstract: A shift register includes shift register units, in which at least one shift register unit is coupled to a forestage shift register unit and a post-stage shift register unit, where the at least one shift register unit includes a signal input circuit, a signal output circuit, a pull down circuit and a switching circuit. The signal input circuit electrically coupled to the forestage shift register unit can receive a logic signal from the forestage shift register. The signal output circuit is electrically coupled to the signal input circuit via a control signal terminal and is electrically coupled to the post-stage shift register unit. The signal output to circuit can receive a first clock signal. The pull down circuit is electrically coupled to or electrically isolated from the control signal terminal through the switching circuit.

    Abstract translation: 移位寄存器包括移位寄存器单元,其中至少一个移位寄存器单元耦合到林格移位寄存器单元和后级移位寄存器单元,其中至少一个移位寄存器单元包括信号输入电路,信号输出 电路,下拉电路和开关电路。 电连接到林间移位寄存器单元的信号输入电路可以从林格移位寄存器接收逻辑信号。 信号输出电路经由控制信号端子电耦合到信号输入电路,并且电耦合到后级移位寄存器单元。 输出到电路的信号可以接收第一个时钟信号。 下拉电路通过开关电路与控制信号端子电耦合或电隔离。

Patent Agency Ranking