Power control with space time transmit diversity
    12.
    再颁专利
    Power control with space time transmit diversity 有权
    功率控制与时空发射分集

    公开(公告)号:USRE42919E1

    公开(公告)日:2011-11-15

    申请号:US11454181

    申请日:2006-06-16

    摘要: A circuit is designed with a measurement circuit (432). The measurement circuit is coupled to receive a first input signal (903) from a first antenna (128) of a transmitter and coupled to receive a second input signal (913) from a second antenna (130) of the transmitter. Each of the first and second signals is transmitted at a first time. The measurement circuit produces an output signal corresponding to a magnitude of the first and second signals. A control circuit (430) is coupled to receive the output signal and a reference signal. The control circuit is arranged to produce a control signal at a second time in response to a comparison of the output signal and the reference signal.

    摘要翻译: 电路设计有测量电路(432)。 测量电路被耦合以从发射机的第一天线(128)接收第一输入信号(903),并被耦合以从发射机的第二天线(130)接收第二输入信号(913)。 第一和第二信号中的每一个在第一时间被发送。 测量电路产生对应于第一和第二信号的幅度的输出信号。 控制电路(430)被耦合以接收输出信号和参考信号。 控制电路被布置成响应于输出信号和参考信号的比较而在第二时间产生控制信号。

    Wireless communications system with secondary synchronization code based on values in primary synchronization code
    13.
    发明授权
    Wireless communications system with secondary synchronization code based on values in primary synchronization code 有权
    基于主同步码中的值的无线通信系统具有辅同步码

    公开(公告)号:US07860152B2

    公开(公告)日:2010-12-28

    申请号:US12638468

    申请日:2009-12-15

    IPC分类号: H04B1/69 H04B1/707 H04B1/713

    摘要: A wireless communication system. The system comprises transmitter circuitry (BST1), the transmitter circuitry comprising encoder circuitry (50) for transmitting a plurality of frames (FR). Each of the plurality of frames comprises a primary synchronization code (PCS) and a secondary synchronization code (SSC). The encoder circuitry comprises of circuitry (501) for providing the primary synchronization code in response to a first sequence (32). The encoder circuitry further comprises circuitry (502) for providing the secondary synchronization code in response to a second sequence (54) and a third sequence (56). The second sequence is selected from a plurality of sequences. Each of the plurality of sequences is orthogonal with respect to all other sequences in the plurality of sequences. The third sequence comprises a subset of bits from the first sequence.

    摘要翻译: 无线通信系统。 该系统包括发射机电路(BST1),该发射机电路包括用于传输多个帧(FR)的编码器电路(50)。 多个帧中的每一个包括主同步码(PCS)和辅同步码(SSC)。 编码器电路包括用于响应于第一序列(32)提供主同步码的电路(501)。 编码器电路还包括用于响应于第二序列(54)和第三序列(56)提供辅助同步码的电路(502)。 第二序列从多个序列中选择。 多个序列中的每一个相对于多个序列中的所有其他序列是正交的。 第三序列包括来自第一序列的比特的子集。

    Method and device for recovering synchronization on a signal transmitted to a mobile-telephone receiver
    14.
    发明授权
    Method and device for recovering synchronization on a signal transmitted to a mobile-telephone receiver 失效
    用于恢复发送到移动电话接收机的信号上的同步的方法和装置

    公开(公告)号:US06366574B1

    公开(公告)日:2002-04-02

    申请号:US09086689

    申请日:1998-05-28

    IPC分类号: H04J306

    摘要: Device for recovering synchronization on a signal transmitted to a mobile-telephone receiver, including phase-estimator means (47, 49) for the absolute value (ABS) and the sign (SIGN) of the transmitted signal, estimation processor (64) for processing the output signals of the estimators (47, 49), a sequencer (67), one input of which is connected to the output of the processor (64) and one output of which applies a mode signal to the processor, another output of the sequencer (67) being connected via a sampling-time generator (68) to the sampling-time control inputs of the estimators (47, 49).

    摘要翻译: 用于恢复发送到移动电话接收机的信号的同步的装置,包括用于绝对值(ABS)的相位估计装置(47,49)和发送信号的符号(SIGN),用于处理的估计处理器 估计器(47,49)的输出信号,定序器(67),其一个输入端连接到处理器(64)的输出,其一个输出端向处理器施加模式信号,另一个输出端 定序器(67)经由采样时间发生器(68)连接到估计器(47,49)的采样时间控制输入端。

    Simplified cell search scheme for first and second stage
    15.
    发明授权
    Simplified cell search scheme for first and second stage 有权
    第一和第二阶段的简化小区搜索方案

    公开(公告)号:US06345069B1

    公开(公告)日:2002-02-05

    申请号:US09217759

    申请日:1998-12-21

    IPC分类号: A61F206

    摘要: A circuit for detecting a signal is designed with a first serial circuit coupled to receive an input signal in response to a clock signal. The first serial circuit (121) has N taps (142-146) arranged to produce a respective plurality of first tap signals from the input signal (111). A first logic circuit (130, 132, 134, 148) is coupled to receive the plurality of first tap signals and one of N predetermined signals and the complement of N predetermined signals. The first logic circuit produces a first output signal (150) in response to the clock signal, the plurality of first tap signals and the one of N predetermined signals and the complement of N predetermined signals. A second serial circuit coupled to receive the first output signal. The second serial circuit has M taps (150, 172-184) arranged to produce a respective plurality of second tap signals from the first output signal, wherein a ratio of N/M is no greater than four. A second logic circuit (186) is coupled to receive one of a true and a complement of each of the plurality of second tap signals. The second logic circuit produces a second output signal (188) in response to the one of a true and a complement of each of the plurality of second tap signals.

    摘要翻译: 用于检测信号的电路被设计成具有耦合以响应于时钟信号接收输入信号的第一串行电路。 第一串行电路(121)具有N个抽头(142-146),用于从输入信号(111)产生相应的多个第一抽头信号。 第一逻辑电路(130,132,134,148)被耦合以接收多个第一抽头信号以及N个预定信号中的一个以及N个预定信号的互补。 第一逻辑电路响应于时钟信号,多个第一抽头信号和N个预定信号中的一个以及N个预定信号的互补产生第一输出信号(150)。 耦合以接收第一输出信号的第二串行电路。 所述第二串行电路具有配置成从所述第一输出信号产生相应的多个第二抽头信号的M个抽头(150,172-184),其中N / M的比率不大于4。 第二逻辑电路(186)被耦合以接收多个第二抽头信号中的每一个的真实和补码中的一个。 所述第二逻辑电路响应于所述多个第二抽头信号中的每一个的真和互补中的一个产生第二输出信号(188)。

    Time slot structure for improved TPC estimation in WCDMA
    16.
    发明授权
    Time slot structure for improved TPC estimation in WCDMA 有权
    用于改善WCDMA TPC估计的时隙结构

    公开(公告)号:US06166622A

    公开(公告)日:2000-12-26

    申请号:US181109

    申请日:1998-10-28

    CPC分类号: H04W52/56 H04W52/60

    摘要: A communication circuit is designed with a processing circuit (11) coupled to receive a plurality of first control signals (402, 408) from a source external to the communication circuit. The processing circuit produces a second control signal (432, 434) and a second power control (422, 436) signal during each of a plurality of predetermined time periods. The second power control signal is determined by a corresponding first control signal from said plurality of first control signals. The second power control signal is produced proximate the second control signal. A serial circuit is coupled to receive the second control signal and the second power control signal during a respective predetermined time period. The serial circuit produces the second control signal proximate the second power control signal.

    摘要翻译: 通信电路被设计成具有耦合以从通信电路外部的源接收多个第一控制信号(402,408)的处理电路(11)。 处理电路在多个预定时间段的每一个期间产生第二控制信号(432,434)和第二功率控制(422,436)信号。 第二功率控制信号由来自所述多个第一控制信号的对应的第一控制信号确定。 在第二控制信号附近产生第二功率控制信号。 串联电路被耦合以在相应的预定时间段期间接收第二控制信号和第二功率控制信号。 串行电路产生靠近第二功率控制信号的第二控制信号。

    Wireless communications system with secondary synchronization code based on values in primary synchronization code
    18.
    发明授权
    Wireless communications system with secondary synchronization code based on values in primary synchronization code 有权
    基于主同步码中的值的无线通信系统具有辅同步码

    公开(公告)号:US08681834B2

    公开(公告)日:2014-03-25

    申请号:US13403236

    申请日:2012-02-23

    IPC分类号: H04B1/69 H04B1/707 H04B1/713

    摘要: A wireless communication system. The system comprises transmitter circuitry (BST1), the transmitter circuitry comprising encoder circuitry (50) for transmitting a plurality of frames (FR). Each of the plurality of frames comprises a primary synchronization code (PCS) and a second synchronization code (SSC). The encoder circuitry comprises of circuitry (501) for providing the primary synchronization code in response to a first sequence (32). The encoder circuitry further comprises circuitry (502) for providing the secondary synchronization code in response to a second sequence (54) and a third sequence (56). The second sequence is selected from a plurality of sequences. Each of the plurality of sequences is orthogonal with respect to all other sequences. The third sequence is a subset of bits from the first sequence.

    摘要翻译: 无线通信系统。 该系统包括发射机电路(BST1),该发射机电路包括用于传输多个帧(FR)的编码器电路(50)。 多个帧中的每一个包括主同步码(PCS)和第二同步码(SSC)。 编码器电路包括用于响应于第一序列(32)提供主同步码的电路(501)。 编码器电路还包括用于响应于第二序列(54)和第三序列(56)提供辅助同步码的电路(502)。 第二序列从多个序列中选择。 多个序列中的每一个相对于所有其他序列是正交的。 第三个序列是来自第一个序列的比特的子集。

    Primary and secondary synchronization codes from first, second, third sequences
    19.
    发明授权
    Primary and secondary synchronization codes from first, second, third sequences 有权
    来自第一,第二和第三序列的主和次同步码

    公开(公告)号:US08144747B2

    公开(公告)日:2012-03-27

    申请号:US12949413

    申请日:2010-11-18

    IPC分类号: H04B1/69 H04B1/707 H04B1/713

    摘要: A wireless communication system. The system comprises transmitter circuitry (BST1), the transmitter circuitry comprising encoder circuitry (50) for transmitting a plurality of frames (FR). Each of the plurality of frames comprises a primary synchronization code (PCS) and a secondary synchronization code (SSC). The encoder circuitry comprises of circuitry (501) for providing the primary synchronization code in response to a first sequence (32). The encoder circuitry further comprises circuitry (502) for providing the secondary synchronization code in response to a second sequence (54) and a third sequence (56). The second sequence is selected from a plurality of sequences. Each of the plurality of sequences is orthogonal with respect to all other sequences in the plurality of sequences. The third sequence comprises a subset of bits from the first sequence.

    摘要翻译: 无线通信系统。 该系统包括发射机电路(BST1),该发射机电路包括用于传输多个帧(FR)的编码器电路(50)。 多个帧中的每一个包括主同步码(PCS)和辅同步码(SSC)。 编码器电路包括用于响应于第一序列(32)提供主同步码的电路(501)。 编码器电路还包括用于响应于第二序列(54)和第三序列(56)提供辅助同步码的电路(502)。 第二序列从多个序列中选择。 多个序列中的每一个相对于多个序列中的所有其他序列是正交的。 第三序列包括来自第一序列的比特的子集。

    Wireless system with transmitter having multiple transmit antennas and combining open loop and closed loop transmit diversities
    20.
    再颁专利
    Wireless system with transmitter having multiple transmit antennas and combining open loop and closed loop transmit diversities 有权
    具有发射机的无线系统具有多个发射天线并组合开环和闭环发射分集

    公开(公告)号:USRE42681E1

    公开(公告)日:2011-09-06

    申请号:US11124595

    申请日:2005-05-05

    IPC分类号: H03C7/02 H04B1/02 H04B7/02

    摘要: A wireless communication system (40). The system comprises transmitter circuitry (42) comprising encoder circuitry (44) for receiving a plurality of symbols (Si). The system further comprises a plurality of antennas (AT1-AT4) coupled to the transmitter circuitry and for transmitting signals from the transmitter circuitry to a receiver (UST), wherein the signals are responsive to the plurality of symbols. Further, the encoder circuitry is for applying open loop diversity and closed loop diversity to the plurality of symbols to form the signals.

    摘要翻译: 一种无线通信系统(40)。 该系统包括发射机电路(42),包括用于接收多个符号(Si)的编码器电路(44)。 该系统还包括耦合到发射机电路的多个天线(AT1-AT4),并用于将信号从发射机电路传输到接收机(UST),其中信号响应于多个符号。 此外,编码器电路用于向多个符号施加开环分集和闭环分集以形成信号。