-
公开(公告)号:US20160027700A1
公开(公告)日:2016-01-28
申请号:US14876212
申请日:2015-10-06
Inventor: Xiuyu Cai , Kangguo Cheng , Johnathan E. Faltermeier , Ali Khakifirooz , Theodorus E. Standaert , Ruilong Xie
IPC: H01L21/8234 , H01L29/417 , H01L21/311
CPC classification number: H01L21/823437 , H01L21/31111 , H01L21/823418 , H01L21/823431 , H01L21/823468 , H01L21/845 , H01L27/088 , H01L27/0886 , H01L29/0847 , H01L29/41783 , H01L29/665 , H01L29/66795 , H01L29/785
Abstract: A gate structure straddling a plurality of semiconductor material portions is formed. Source regions and drain regions are formed in the plurality of semiconductor material portions, and a gate spacer laterally surrounding the gate structure is formed. Epitaxial active regions are formed from the source and drain regions by a selective epitaxy process. The assembly of the gate structure and the gate spacer is cut into multiple portions employing a cut mask and an etch to form multiple gate assemblies. Each gate assembly includes a gate structure portion and two disjoined gate spacer portions laterally spaced by the gate structure portion. Portions of the epitaxial active regions can be removed from around sidewalls of the gate spacers to prevent electrical shorts among the epitaxial active regions. A dielectric spacer or a dielectric liner may be employed to limit areas in which metal semiconductor alloys are formed.