-
公开(公告)号:US20250089310A1
公开(公告)日:2025-03-13
申请号:US18466246
申请日:2023-09-13
Applicant: Intel Corporation
Inventor: Ting-Hsiang Hung , Yang Zhang , Robin Chao , Guowei Xu , Tao Chu , Chiao-Ti Huang , Feng Zhang , Chia-Ching Lin , Anand Murthy
IPC: H01L29/06 , H01L27/092 , H01L29/423 , H01L29/778 , H01L29/786
Abstract: Techniques are provided to form semiconductor devices that include through-gate structures (e.g., gate cut structures or conductive via structures) that have an airgap spacer between the structure and the adjacent gate electrode. In an example, a semiconductor device includes a gate structure around or otherwise on a semiconductor region (or channel region) that extends from a first source or drain region to a second source or drain region. A through-gate structure may extend in a third direction through an entire thickness of the gate structure and adjacent to the semiconductor region along the second direction. The through-gate structure may be a dielectric structure (e.g., a gate cut) or a conductive structure (e.g., a via). In either case, an airgap spacer exists between the through-gate structure and the gate structure.