COMMAND AND DATA PATH ERROR PROTECTION
    11.
    发明公开

    公开(公告)号:US20240232014A9

    公开(公告)日:2024-07-11

    申请号:US18048283

    申请日:2022-10-20

    CPC classification number: G06F11/108 G06F11/106

    Abstract: Methods, systems, and devices for command and data path error protection are described. In some examples, a memory system may receive data units from a host device. The data units may include respective sets of parity bits, and the memory system may perform an error detection operation on the data units. A first controller of the memory system may generate a protocol unit using data (e.g., a subset of data) from the data units. The protocol unit may include a set of parity bits (e.g., a different set of parity bits), and a second controller of the memory system may perform an error detection operation on the protocol unit. The second controller of the memory system may generate a data storage unit using data (e.g., a subset of data) from the protocol unit, and may store the data unit and another set of parity bits to a memory device.

    DATA RECOVERY USING ORDERED DATA REQUESTS
    12.
    发明公开

    公开(公告)号:US20240160526A1

    公开(公告)日:2024-05-16

    申请号:US18416967

    申请日:2024-01-19

    CPC classification number: G06F11/1068 G06F11/0793 G06F11/1004

    Abstract: Methods, systems, and devices for data recovery using ordered data requests are described. In some examples, a memory system may receive data units from a host device. A first controller of the memory system may generate a protocol unit using the data units. A second controller of the memory system may generate a data storage unit using data from the protocol unit, and may store the data unit to a memory device. The memory system may perform error detection operations using respective sets of parity bits for each of the units. Upon detecting an error, the memory system may, for a write operation, re-request data associated with error and regenerate the units to correct for the error, or, for a read operation, re-read data associated with the error and regenerate the units to correct for the error.

    COMMAND AND DATA PATH ERROR PROTECTION

    公开(公告)号:US20250036526A1

    公开(公告)日:2025-01-30

    申请号:US18791729

    申请日:2024-08-01

    Abstract: Methods, systems, and devices for command and data path error protection are described. In some examples, a memory system may receive data units from a host device. The data units may include respective sets of parity bits, and the memory system may perform an error detection operation on the data units. A first controller of the memory system may generate a protocol unit using data (e.g., a subset of data) from the data units. The protocol unit may include a set of parity bits (e.g., a different set of parity bits), and a second controller of the memory system may perform an error detection operation on the protocol unit. The second controller of the memory system may generate a data storage unit using data (e.g., a subset of data) from the protocol unit, and may store the data unit and another set of parity bits to a memory device.

    ERROR PROTECTION FOR MANAGED MEMORY DEVICES

    公开(公告)号:US20240396571A1

    公开(公告)日:2024-11-28

    申请号:US18672533

    申请日:2024-05-23

    Abstract: Methods, systems, and devices for error protection for managed memory devices are described. In some examples, a memory system may receive data units from a host device. The data units may include respective sets of parity bits, and the memory system may perform an error detection operation on the data units. A first controller of the memory system may generate a protocol unit using data (e.g., a subset of data) from the data units. The protocol unit may include a set of parity bits (e.g., a different set of parity bits), and a second controller of the memory system may perform an error detection operation on the protocol unit. The second controller of the memory system may generate a data storage unit using data (e.g., a subset of data) from the protocol unit, and may store the data unit and another set of parity bits to a memory device.

    Error protection for managed memory devices

    公开(公告)号:US12001279B2

    公开(公告)日:2024-06-04

    申请号:US18048284

    申请日:2022-10-20

    CPC classification number: G06F11/1004 H03M13/095 H03M13/611 G06F11/1008

    Abstract: Methods, systems, and devices for error protection for managed memory devices are described. In some examples, a memory system may receive data units from a host device. The data units may include respective sets of parity bits, and the memory system may perform an error detection operation on the data units. A first controller of the memory system may generate a protocol unit using data (e.g., a subset of data) from the data units. The protocol unit may include a set of parity bits (e.g., a different set of parity bits), and a second controller of the memory system may perform an error detection operation on the protocol unit. The second controller of the memory system may generate a data storage unit using data (e.g., a subset of data) from the protocol unit, and may store the data unit and another set of parity bits to a memory device.

    ERROR PROTECTION FOR MANAGED MEMORY DEVICES
    16.
    发明公开

    公开(公告)号:US20240134740A1

    公开(公告)日:2024-04-25

    申请号:US18048284

    申请日:2022-10-19

    CPC classification number: H03M13/095 H03M13/611

    Abstract: Methods, systems, and devices for error protection for managed memory devices are described. In some examples, a memory system may receive data units from a host device. The data units may include respective sets of parity bits, and the memory system may perform an error detection operation on the data units. A first controller of the memory system may generate a protocol unit using data (e.g., a subset of data) from the data units. The protocol unit may include a set of parity bits (e.g., a different set of parity bits), and a second controller of the memory system may perform an error detection operation on the protocol unit. The second controller of the memory system may generate a data storage unit using data (e.g., a subset of data) from the protocol unit, and may store the data unit and another set of parity bits to a memory device.

    Error notification using an external channel

    公开(公告)号:US11860714B1

    公开(公告)日:2024-01-02

    申请号:US18048286

    申请日:2022-10-20

    CPC classification number: G06F11/0766 G06F11/1096

    Abstract: Methods, systems, and devices for error notification using an external channel are described. In some cases, a memory system having a host-driven logical block interface may issue a notification of a detected error using an out of band channel. For example, after receiving a data unit from a host system but prior to storing the data in a memory array of the memory system, the memory system may transmit an acknowledgment to host system to indicate that the data was successfully received. As part of storing the data, the memory system may transfer the data along data paths between various components and perform parity checks at each component. If the memory system detects an error along a data path, the memory system may issue a notification of the error to the host system over the out of band channel.

    MEMORY SUB-SYSTEM MEMORY BANK SEARCH COMPONENT

    公开(公告)号:US20220206707A1

    公开(公告)日:2022-06-30

    申请号:US17412830

    申请日:2021-08-26

    Abstract: A logical array having a plurality of memory banks is constructed, wherein each of the plurality of memory banks is split into a plurality of slots. A plurality of elements corresponding to a plurality of data components are stored in the plurality of slots of each of the plurality of memory banks of the logical array. The location of a data component stored in the memory component is determined by locating elements stored in a particular slot of the plurality of slots; and performing a corrective search on the located elements in the particular slot to locate a particular element. The data component is accessed based on the location of the particular element.

Patent Agency Ranking