-
公开(公告)号:US10283415B2
公开(公告)日:2019-05-07
申请号:US16132460
申请日:2018-09-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Te-Chang Hsu , An-Chi Liu , Nan-Yuan Huang , Yu-Chih Su , Cheng-Pu Chiu , Tien-Shan Hsu , Chih-Yi Wang , Chi-Hsuan Cheng
IPC: H01L21/8234 , H01L21/308 , H01L21/762
Abstract: A semiconductor structure includes a substrate, a plurality of fin shaped structures, a trench, and a first bump. The substrate has a base, and the fin shaped structures protrude from the base. The trench is recessed from the base of the substrate. The first bump is disposed within the trench and protrudes from a bottom surface of the trench. A width of the first bump is larger than a width of each of the fin shaped structures.
-
12.
公开(公告)号:US10211107B1
公开(公告)日:2019-02-19
申请号:US15700175
申请日:2017-09-10
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Yi Wang , Tien-Shan Hsu , Yu-Chih Su , Chi-Hsuan Cheng , Cheng-Pu Chiu , Te-Chang Hsu , Chin-Yang Hsieh , An-Chi Liu , Kuan-Lin Chen , Yao-Jhan Wang
IPC: H01L21/8234 , H01L21/3065 , H01L21/02 , H01L21/762
Abstract: A method of fabricating fins includes providing a silicon substrate. The silicon substrate is etched to form numerous fin elements. A surface of each of the fin elements is silicon. Etch residues are formed on the fin elements after the silicon substrate is etched. After that, a flush step is performed on the fin elements by flushing the surface of each of the fin elements with fluorocarbons. The etch residues on the fin elements are removed by the flush step. After the flush step, a strip step is performed on the fin elements by treating the surface of each of the fin elements with oxygen plasma.
-
公开(公告)号:US10109531B1
公开(公告)日:2018-10-23
申请号:US15616936
申请日:2017-06-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Te-Chang Hsu , An-Chi Liu , Nan-Yuan Huang , Yu-Chih Su , Cheng-Pu Chiu , Tien-Shan Hsu , Chih-Yi Wang , Chi-Hsuan Cheng
IPC: H01L21/8234 , H01L21/308 , H01L21/762
Abstract: A semiconductor structure includes a substrate, a plurality of fin shaped structures, a trench, and a first bump. The substrate has a base, and the fin shaped structures protrude from the base. The trench is recessed from the base of the substrate. The first bump is disposed within the trench and protrudes from a bottom surface of the trench. A topmost portion of the first bump is lower than the base, and a width of the first bump is larger than a width of each of the fin shaped structures.
-
公开(公告)号:US20240379670A1
公开(公告)日:2024-11-14
申请号:US18206609
申请日:2023-06-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ya-Ting Hu , Chih-Yi Wang , Yao-Jhan Wang , Wei-Che Chen , Kun-Szu Tseng , Yun-Yang He , Wen-Liang Huang , Lung-En Kuo , Po-Tsang Chen , Po-Chang Lin , Ying-Hsien Chen
IPC: H01L27/088 , H01L21/762
Abstract: A semiconductor device includes a substrate with a high voltage region and a low voltage region. A first deep trench isolation is disposed within the high voltage region. The first deep trench isolation includes a first deep trench and a first insulating layer filling the first deep trench. The first deep trench includes a first sidewall and a second sidewall facing the first sidewall. The first sidewall is formed by a first plane and a second plane. The edge of the first plane connects to the edge of the second plane. The slope of the first plane is different from the slope of the second plane.
-
公开(公告)号:US11569235B2
公开(公告)日:2023-01-31
申请号:US17075729
申请日:2020-10-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Yi Wang , Tien-Shan Hsu , Cheng-Pu Chiu , Yao-Jhan Wang
IPC: H01L21/308 , H01L27/092 , H01L29/78 , H01L29/06 , H01L29/66 , H01L21/8238 , H01L29/161 , H01L29/26
Abstract: A semiconductor device is provided in the disclosure, including a substrate, multiple parallel fins protruding from the substrate and isolated by trenches, and a device insulating layer on the trenches between two fins, wherein the trench is provided with a central first trench and two second trenches at both sides of the first trench, and a depth of the first trench is deeper than a depth of the second trench, and the device insulating layer is provided with a top plane, a first trench and a second trench, and the fins protrude from the top plane, and the bottom surface of the second trench is lower than the bottom surface of the first trench.
-
16.
公开(公告)号:US20190080968A1
公开(公告)日:2019-03-14
申请号:US15700175
申请日:2017-09-10
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Yi Wang , Tien-Shan Hsu , Yu-Chih Su , Chi-Hsuan Cheng , Cheng-Pu Chiu , Te-Chang Hsu , Chin-Yang Hsieh , An-Chi Liu , Kuan-Lin Chen , Yao-Jhan Wang
IPC: H01L21/8234 , H01L21/3065 , H01L21/02 , H01L21/762
Abstract: A method of fabricating fins includes providing a silicon substrate. The silicon substrate is etched to form numerous fin elements. A surface of each of the fin elements is silicon. Etch residues are formed on the fin elements after the silicon substrate is etched. After that, a flush step is performed on the fin elements by flushing the surface of each of the fin elements with fluorocarbons. The etch residues on the fin elements are removed by the flush step. After the flush step, a strip step is performed on the fin elements by treating the surface of each of the fin elements with oxygen plasma.
-
公开(公告)号:US20190027603A1
公开(公告)日:2019-01-24
申请号:US15696201
申请日:2017-09-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chi-Hsuan Cheng , Cheng-Pu Chiu , Yu-Chih Su , Chih-Yi Wang , Chin-Yang Hsieh , Tien-Shan Hsu , Yao-Jhan Wang
IPC: H01L29/78 , H01L27/092 , H01L29/06 , H01L21/8238
Abstract: A semiconductor device and a method of forming the same, the semiconductor device includes a first and a second fin structures, a first, a second and a third isolation structures, and a first and a second gate structures. The first and second fin structures are disposed in a substrate. The first isolation structure is disposed in the substrate and surrounds the first and second fin structures. The second isolation structure is disposed in the first fin structure, and a top surface of the second isolation structure is leveled with a top surface of the first and second fin structures. The third isolation structure is disposed in the second fin shaped structure, and a top surface of the third isolation structure is lower than the top surface of the first and second fin structures. The first and second gate structures are disposed on the second and third isolation structures, respectively.
-
-
-
-
-
-