Current limiter system, circuit and method for limiting current
    1.
    发明授权
    Current limiter system, circuit and method for limiting current 有权
    电流限制器系统,电流限制电流和方法

    公开(公告)号:US07679876B2

    公开(公告)日:2010-03-16

    申请号:US11687690

    申请日:2007-03-19

    IPC分类号: H02H9/08

    CPC分类号: G05F1/573

    摘要: A system capable of limiting a current through a load and a method thereof. The system comprises a current sensor, a determination circuit, and a current mirror circuit. The current sensor, coupled to the load, produces a current indication indicating the current. The determination circuit, coupled to the current sensor, generates a short-circuit signal when the current exceeds a predetermined threshold. The current mirror circuit, coupled to a voltage source, the current sensor and the determination circuit, comprises a current mirror and a bypass path, delivers a mirrored current from the current mirror to the load upon receiving the short-circuit signal, and passes the current from the voltage source through the bypass path to the load in the absence of the short-circuit signal.

    摘要翻译: 能够限制通过负载的电流的系统及其方法。 该系统包括电流传感器,确定电路和电流镜电路。 耦合到负载的电流传感器产生指示电流的电流指示。 耦合到电流传感器的确定电路当电流超过预定阈值时产生短路信号。 耦合到电压源的电流镜电路,电流传感器和确定电路包括电流镜和旁路路径,在接收到短路信号时将来自电流镜的镜像电流传送到负载,并且通过 在不存在短路信号的情况下,电压从电源通过旁通路径到负载。

    Mobile Communication System with Integrated GPS Receiver
    2.
    发明申请
    Mobile Communication System with Integrated GPS Receiver 审中-公开
    具有集成GPS接收机的移动通信系统

    公开(公告)号:US20110116578A1

    公开(公告)日:2011-05-19

    申请号:US13013552

    申请日:2011-01-25

    IPC分类号: H03D3/24 H04B1/10

    CPC分类号: H04B1/28 H04B1/3805

    摘要: A receiver includes a mixer, a poly phase filter, a channel select filter, an analog-to-digital converter and a HI/LO side reject selection unit. The mixer downconverts a signal to generate an in-phase signal and a quadrature signal. The poly phase filter for generates differential IF signals based on the in-phase signal and the quadrature signal. The channel select filter filters out unwanted channel signals from the differential IF signals. The analog-to-digital converter converts the filtered signal into a digital output signal. The HI/LO side reject selection unit is coupled between the mixer and the poly phase filter and capable of rejecting image signals while the mixer is at a high side frequency or at a low side frequency.

    摘要翻译: 接收机包括混频器,多相滤波器,通道选择滤波器,模数转换器和HI / LO侧拒绝选择单元。 混频器将信号下变频以产生同相信号和正交信号。 多相滤波器,用于基于同相信号和正交信号产生差分IF信号。 通道选择滤波器滤除差分IF信号中不需要的通道信号。 模数转换器将滤波后的信号转换为数字输出信号。 HI / LO侧拒绝选择单元耦合在混频器和多相滤波器之间,并且能够在混频器处于高侧频率或低频率时拒绝图像信号。

    Mobile communication system with integrated GPS receiver
    3.
    发明授权
    Mobile communication system with integrated GPS receiver 有权
    集成GPS接收机的移动通信系统

    公开(公告)号:US07899137B2

    公开(公告)日:2011-03-01

    申请号:US11617962

    申请日:2006-12-29

    IPC分类号: H03D3/24 H04L27/22

    CPC分类号: H04B1/28 H04B1/3805

    摘要: A Global Positioning System (GPS) receiver integrated with a cellular phone system, comprising a single-balanced mixer, a poly phase filter, a channel select filter, an analog-to-digital converter, a reference frequency source, and a PLL unit is disclosed. The single-balanced mixer downconverts a GPS signal to generate an in-phase signal I and a quadrature signal Q. The poly phase filter generates an IF signal based on the in-phase signal I and the quadrature signal Q. The channel select filter receives the IF signal to filter unwanted channel signals. The analog-to-digital converter converts the signal from the channel select filter to a digital output signal. The reference frequency source provides a reference frequency to the analog-to-digital converter. The PLL unit receives the reference frequency for generating a clock signal to the single-balanced mixer for downconversion.

    摘要翻译: 与蜂窝电话系统集成的全球定位系统(GPS)接收机,包括单平衡混频器,多相滤波器,信道选择滤波器,模数转换器,参考频率源和PLL单元。 披露 单平衡混频器将GPS信号下变频以产生同相信号I和正交信号Q.多相滤波器基于同相信号I和正交信号Q产生IF信号。频道选择滤波器接收 IF信号滤除不需要的信道信号。 模数转换器将来自通道选择滤波器的信号转换为数字输出信号。 参考频率源为模数转换器提供参考频率。 PLL单元接收用于产生用于下变频的单平衡混频器的时钟信号的参考频率。

    Mobile Communication System with Integrated GPS Receiver
    4.
    发明申请
    Mobile Communication System with Integrated GPS Receiver 有权
    具有集成GPS接收机的移动通信系统

    公开(公告)号:US20080089445A1

    公开(公告)日:2008-04-17

    申请号:US11617962

    申请日:2006-12-29

    IPC分类号: H03D3/24 H04B1/10

    CPC分类号: H04B1/28 H04B1/3805

    摘要: A Global Positioning System (GPS) receiver integrated with a cellular phone system, comprising a single-balanced mixer, a poly phase filter, a channel select filter, an analog-to-digital converter, a reference frequency source, and a PLL unit is disclosed. The single-balanced mixer downconverts a GPS signal to generate an in-phase signal I and a quadrature signal Q. The poly phase filter generates an IF signal based on the in-phase signal I and the quadrature signal Q. The channel select filter receives the IF signal to filter unwanted channel signals. The analog-to-digital converter converts the signal from the channel select filter to a digital output signal. The reference frequency source provides a reference frequency to the analog-to-digital converter. The PLL unit receives the reference frequency for generating a clock signal to the single-balanced mixer for downconversion.

    摘要翻译: 与蜂窝电话系统集成的全球定位系统(GPS)接收机,包括单平衡混频器,多相滤波器,信道选择滤波器,模数转换器,参考频率源和PLL单元。 披露 单平衡混频器将GPS信号下变频以产生同相信号I和正交信号Q.多相滤波器基于同相信号I和正交信号Q产生IF信号。频道选择滤波器接收 IF信号滤除不需要的信道信号。 模数转换器将来自通道选择滤波器的信号转换为数字输出信号。 参考频率源为模数转换器提供参考频率。 PLL单元接收用于产生用于下变频的单平衡混频器的时钟信号的参考频率。

    CURRENT LIMITER SYSTEM, CIRCUIT AND METHOD FOR LIMITING CURRENT
    5.
    发明申请
    CURRENT LIMITER SYSTEM, CIRCUIT AND METHOD FOR LIMITING CURRENT 有权
    电流限制系统,限流电流的电路和方法

    公开(公告)号:US20070268643A1

    公开(公告)日:2007-11-22

    申请号:US11687690

    申请日:2007-03-19

    IPC分类号: H02H9/08

    CPC分类号: G05F1/573

    摘要: A system capable of limiting a current through a load and a method thereof. The system comprises a current sensor, a determination circuit, and a current mirror circuit. The current sensor, coupled to the load, produces a current indication indicating the current. The determination circuit, coupled to the current sensor, generates a short-circuit signal when the current exceeds a predetermined threshold. The current mirror circuit, coupled to a voltage source, the current sensor and the determination circuit, comprises a current mirror and a bypass path, delivers a mirrored current from the current mirror to the load upon receiving the short-circuit signal, and passes the current from the voltage source through the bypass path to the load in the absence of the short-circuit signal.

    摘要翻译: 能够限制通过负载的电流的系统及其方法。 该系统包括电流传感器,确定电路和电流镜电路。 耦合到负载的电流传感器产生指示电流的电流指示。 耦合到电流传感器的确定电路当电流超过预定阈值时产生短路信号。 耦合到电压源的电流镜电路,电流传感器和确定电路包括电流镜和旁路路径,在接收到短路信号时将来自电流镜的镜像电流传送到负载,并且通过 在不存在短路信号的情况下,电压从电源通过旁通路径到负载。

    Voltage controlled oscillator
    6.
    发明授权
    Voltage controlled oscillator 有权
    压控振荡器

    公开(公告)号:US07961057B2

    公开(公告)日:2011-06-14

    申请号:US12200009

    申请日:2008-08-28

    IPC分类号: H03B19/12

    摘要: An integrated circuit and an apparatus are provided. The integrated circuit comprises a bias circuit, an LC resonator circuit, and a current mode logic (CML) frequency divider. The bias circuit generates first and second bias voltages. The LC resonator circuit generates an oscillation signal having an oscillation frequency. The CML frequency divider, coupled to the bias circuit and the LC resonator circuit, biased by the first and second bias voltages, receives the oscillation signal to generate an output signal having an output frequency with a fractional rate of the oscillation frequency. The oscillation signal comprises AC and DC components, the CML frequency divider receives the AC component to determine an injected frequency and reuses the DC component to provide tail currents to determine a natural frequency of the CML frequency divider. The output frequency is determined by the injected frequency and the natural frequency.

    摘要翻译: 提供集成电路和装置。 集成电路包括偏置电路,LC谐振电路和电流模式逻辑(CML)分频器。 偏置电路产生第一和第二偏置电压。 LC谐振器电路产生具有振荡频率的振荡信号。 耦合到偏置电路和LC谐振器电路的由第一和第二偏置电压偏置的CML分频器接收振荡信号以产生具有振荡频率的分数速率的输出频率的输出信号。 振荡信号包括AC和DC分量,CML分频器接收AC分量以确定注入频率,并重新使用DC分量来提供尾电流以确定CML分频器的固有频率。 输出频率由注入频率和固有频率决定。

    VOLTAGE CONTROLLED OSCILLATOR
    7.
    发明申请
    VOLTAGE CONTROLLED OSCILLATOR 有权
    电压控制振荡器

    公开(公告)号:US20100052803A1

    公开(公告)日:2010-03-04

    申请号:US12200009

    申请日:2008-08-28

    IPC分类号: H03L7/099

    摘要: An integrated circuit and an apparatus are provided. The integrated circuit comprises a bias circuit, an LC resonator circuit, and a current mode logic (CML) frequency divider. The bias circuit generates first and second bias voltages. The LC resonator circuit generates an oscillation signal having an oscillation frequency. The CML frequency divider, coupled to the bias circuit and the LC resonator circuit, biased by the first and second bias voltages, receives the oscillation signal to generate an output signal having an output frequency with a fractional rate of the oscillation frequency. The oscillation signal comprises AC and DC components, the CML frequency divider receives the AC component to determine an injected frequency and reuses the DC component to provide tail currents to determine a natural frequency of the CML frequency divider. The output frequency is determined by the injected frequency and the natural frequency.

    摘要翻译: 提供集成电路和装置。 集成电路包括偏置电路,LC谐振电路和电流模式逻辑(CML)分频器。 偏置电路产生第一和第二偏置电压。 LC谐振器电路产生具有振荡频率的振荡信号。 耦合到由第一和第二偏置电压偏置的偏置电路和LC谐振器电路的CML分频器接收振荡信号以产生具有振荡频率的分数速率的输出频率的输出信号。 振荡信号包括AC和DC分量,CML分频器接收AC分量以确定注入频率,并重新使用DC分量来提供尾电流以确定CML分频器的固有频率。 输出频率由注入频率和固有频率决定。