Booting from a re-programmable memory on an unconfigured bus
    3.
    发明授权
    Booting from a re-programmable memory on an unconfigured bus 有权
    在未配置的总线上从可重新编程的存储器引导

    公开(公告)号:US07249253B2

    公开(公告)日:2007-07-24

    申请号:US10609109

    申请日:2003-06-27

    IPC分类号: G06F9/24

    CPC分类号: G06F9/4403

    摘要: Boot up instructions may be stored on a memory coupled to the peripheral component interconnect (PCI) bus. These instructions may be accessed, despite the fact that peripheral component interconnect devices are normally not active during the boot up sequence. As a result, both the basic input/output system and other information may be stored on a reprogrammable memory coupled to the PCI bus. In some embodiments, this may reduce costs by avoiding the need for two semiconductor memories, one on the PCI bus and the other on a legacy bus.

    摘要翻译: 引导指令可以存储在耦合到外围组件互连(PCI)总线的存储器上。 尽管外部组件互连设备在启动顺序期间通常不是活动的,但是可以访问这些指令。 因此,基本输入/输出系统和其他信息都可以存储在与PCI总线耦合的可再编程存储器上。 在一些实施例中,这可以通过避免需要两个半导体存储器来降低成本,一个在PCI总线上,另一个在传统总线上。

    Booting from a reprogrammable memory on an unconfigured bus by modifying boot device address
    4.
    发明授权
    Booting from a reprogrammable memory on an unconfigured bus by modifying boot device address 失效
    通过修改引导设备地址,在未配置的总线上从可重新编程的内存引导

    公开(公告)号:US06622244B1

    公开(公告)日:2003-09-16

    申请号:US09372004

    申请日:1999-08-11

    IPC分类号: G06F924

    CPC分类号: G06F9/4403

    摘要: Boot up instructions may be stored on a memory coupled to the peripheral component interconnect (PCI) bus. These instructions may be accessed, despite the fact that peripheral component interconnect devices are normally not active during the boot up sequence. As a result, both the basic input/output system and other information may be stored on a reprogrammable memory coupled to the PCI bus. In some embodiments, this may reduce costs by avoiding the need for two semiconductor memories, one on the PCI bus and the other on a legacy bus.

    摘要翻译: 引导指令可以存储在耦合到外围组件互连(PCI)总线的存储器上。 尽管外部组件互连设备在启动顺序期间通常不是活动的,但是可以访问这些指令。 因此,基本输入/输出系统和其他信息都可以存储在与PCI总线耦合的可再编程存储器上。 在一些实施例中,这可以通过避免需要两个半导体存储器来降低成本,一个在PCI总线上,另一个在传统总线上。