LOW DEPTH PROGRAMMABLE PRIORITY ENCODERS
    1.
    发明申请
    LOW DEPTH PROGRAMMABLE PRIORITY ENCODERS 有权
    低密度可编程优先编码器

    公开(公告)号:US20110029980A1

    公开(公告)日:2011-02-03

    申请号:US12902376

    申请日:2010-10-12

    IPC分类号: G06F9/46

    CPC分类号: G06F7/74

    摘要: An apparatus having a plurality of first circuits, second circuits, third circuits and fourth circuits is disclosed. The first circuits may be configured to generate a plurality of first signals in response to (i) a priority signal and (ii) a request signal. The second circuits may be configured to generate a plurality of second signals in response to the first signals. The third circuits may be configured to generate a plurality of enable signals in response to the second signals. The fourth circuits may be configured to generate collectively an output signal in response to (i) the enable signals and (ii) the request signal. A combination of the first circuits, the second circuits, the third circuits and the fourth circuits generally establishes a programmable priority encoder. The second signals may be generated independent of the enable signals.

    摘要翻译: 公开了具有多个第一电路,第二电路,第三电路和第四电路的装置。 第一电路可以被配置为响应于(i)优先级信号和(ii)请求信号而产生多个第一信号。 第二电路可以被配置为响应于第一信号而产生多个第二信号。 第三电路可以被配置为响应于第二信号而产生多个使能信号。 第四电路可以被配置为响应于(i)使能信号和(ii)请求信号而一起产生输出信号。 第一电路,第二电路,第三电路和第四电路的组合通常建立可编程优先编码器。 可以独立于使能信号产生第二信号。

    LOW DEPTH PROGRAMMABLE PRIORITY ENCODERS
    2.
    发明申请
    LOW DEPTH PROGRAMMABLE PRIORITY ENCODERS 有权
    低密度可编程优先编码器

    公开(公告)号:US20100293421A1

    公开(公告)日:2010-11-18

    申请号:US12465810

    申请日:2009-05-14

    IPC分类号: G01R31/28

    CPC分类号: G06F7/74

    摘要: An apparatus having a plurality of first circuits, second circuits, third circuits and fourth circuits is disclosed. The first circuits may be configured to generate a plurality of first signals in response to (i) a priority signal and (ii) a request signal. The second circuits may be configured to generate a plurality of second signals in response to the first signals. The third circuits may be configured to generate a plurality of enable signals in response to the second signals. The fourth circuits may be configured to generate collectively an output signal in response to (i) the enable signals and (ii) the request signal. A combination of the first circuits, the second circuits, the third circuits and the fourth circuits generally establishes a programmable priority encoder. The second signals may be generated independent of the enable signals.

    摘要翻译: 公开了具有多个第一电路,第二电路,第三电路和第四电路的装置。 第一电路可以被配置为响应于(i)优先级信号和(ii)请求信号而产生多个第一信号。 第二电路可以被配置为响应于第一信号而产生多个第二信号。 第三电路可以被配置为响应于第二信号而产生多个使能信号。 第四电路可以被配置为响应于(i)使能信号和(ii)请求信号而一起产生输出信号。 第一电路,第二电路,第三电路和第四电路的组合通常建立可编程优先编码器。 可以独立于使能信号产生第二信号。

    UNIVERSAL GALOIS FIELD MULTIPLIER
    3.
    发明申请
    UNIVERSAL GALOIS FIELD MULTIPLIER 有权
    通用GALOIS场地乘法器

    公开(公告)号:US20100070548A1

    公开(公告)日:2010-03-18

    申请号:US12211268

    申请日:2008-09-16

    IPC分类号: G06F17/10

    CPC分类号: G06F7/724

    摘要: An apparatus including a multiplier circuit and a multiplexing circuit. The multiplier circuit may be configured to multiply a first multiplicand and a second multiplicand based on a programmable base value and generate a plurality of intermediate values, each intermediate value representing a result of the multiplication reduced by a respective irreducible polynomial. The multiplexing circuit may be configured to generate an output in response to the plurality of intermediate values received from the multiplier circuit and the programmable base value.

    摘要翻译: 一种包括乘法器电路和复用电路的装置。 乘法器电路可以被配置为基于可编程基值乘以第一被乘数和第二被乘数,并且生成多个中间值,每个中间值表示乘法的结果减去相应的不可约多项式。 复用电路可以被配置为响应于从乘法器电路接收的多个中间值和可编程基值产生输出。

    Universal Galois field multiplier
    4.
    发明授权
    Universal Galois field multiplier 有权
    通用伽罗瓦域乘法器

    公开(公告)号:US08312072B2

    公开(公告)日:2012-11-13

    申请号:US12211268

    申请日:2008-09-16

    IPC分类号: G06F7/72

    CPC分类号: G06F7/724

    摘要: An apparatus including a multiplier circuit and a multiplexing circuit. The multiplier circuit may be configured to multiply a first multiplicand and a second multiplicand based on a programmable base value and generate a plurality of intermediate values, each intermediate value representing a result of the multiplication reduced by a respective irreducible polynomial. The multiplexing circuit may be configured to generate an output in response to the plurality of intermediate values received from the multiplier circuit and the programmable base value.

    摘要翻译: 一种包括乘法器电路和复用电路的装置。 乘法器电路可以被配置为基于可编程基值乘以第一被乘数和第二被乘数,并且生成多个中间值,每个中间值表示乘法的结果减去相应的不可约多项式。 复用电路可以被配置为响应于从乘法器电路接收的多个中间值和可编程基值产生输出。

    Low depth programmable priority encoders
    5.
    发明授权
    Low depth programmable priority encoders 有权
    低深度可编程优先编码器

    公开(公告)号:US08063659B2

    公开(公告)日:2011-11-22

    申请号:US12902376

    申请日:2010-10-12

    IPC分类号: G06F7/38 H03K19/173

    CPC分类号: G06F7/74

    摘要: An apparatus having a plurality of first circuits, second circuits, third circuits and fourth circuits is disclosed. The first circuits may be configured to generate a plurality of first signals in response to (i) a priority signal and (ii) a request signal. The second circuits may be configured to generate a plurality of second signals in response to the first signals. The third circuits may be configured to generate a plurality of enable signals in response to the second signals. The fourth circuits may be configured to generate collectively an output signal in response to (i) the enable signals and (ii) the request signal. A combination of the first circuits, the second circuits, the third circuits and the fourth circuits generally establishes a programmable priority encoder. The second signals may be generated independent of the enable signals.

    摘要翻译: 公开了具有多个第一电路,第二电路,第三电路和第四电路的装置。 第一电路可以被配置为响应于(i)优先级信号和(ii)请求信号而产生多个第一信号。 第二电路可以被配置为响应于第一信号而产生多个第二信号。 第三电路可以被配置为响应于第二信号而产生多个使能信号。 第四电路可以被配置为响应于(i)使能信号和(ii)请求信号而一起产生输出信号。 第一电路,第二电路,第三电路和第四电路的组合通常建立可编程优先编码器。 可以独立于使能信号产生第二信号。

    Low depth programmable priority encoders
    6.
    发明授权
    Low depth programmable priority encoders 有权
    低深度可编程优先编码器

    公开(公告)号:US07839164B1

    公开(公告)日:2010-11-23

    申请号:US12465810

    申请日:2009-05-14

    IPC分类号: G06F7/38 H03K19/173

    CPC分类号: G06F7/74

    摘要: An apparatus having a plurality of first circuits, second circuits, third circuits and fourth circuits is disclosed. The first circuits may be configured to generate a plurality of first signals in response to (i) a priority signal and (ii) a request signal. The second circuits may be configured to generate a plurality of second signals in response to the first signals. The third circuits may be configured to generate a plurality of enable signals in response to the second signals. The fourth circuits may be configured to generate collectively an output signal in response to (i) the enable signals and (ii) the request signal. A combination of the first circuits, the second circuits, the third circuits and the fourth circuits generally establishes a programmable priority encoder. The second signals may be generated independent of the enable signals.

    摘要翻译: 公开了具有多个第一电路,第二电路,第三电路和第四电路的装置。 第一电路可以被配置为响应于(i)优先级信号和(ii)请求信号而产生多个第一信号。 第二电路可以被配置为响应于第一信号而产生多个第二信号。 第三电路可以被配置为响应于第二信号而产生多个使能信号。 第四电路可以被配置为响应于(i)使能信号和(ii)请求信号而一起产生输出信号。 第一电路,第二电路,第三电路和第四电路的组合通常建立可编程优先编码器。 可以独立于使能信号产生第二信号。