Low-jitter loop filter for a phase-locked loop system
    1.
    发明授权
    Low-jitter loop filter for a phase-locked loop system 有权
    用于锁相环系统的低抖动环路滤波器

    公开(公告)号:US06690240B2

    公开(公告)日:2004-02-10

    申请号:US10043558

    申请日:2002-01-10

    IPC分类号: H03L700

    CPC分类号: H03L7/0893 H03L7/093 H03L7/18

    摘要: A loop filter device and method for implementing a loop filter for a phase locked loop (“PLL”) circuit, which locks a frequency of a signal to a reference frequency, are disclosed. The loop filter includes a proportional path circuit and an integral path circuit. The proportional path circuit receives a charge pump output and determines and holds a charge to be directed to or taken from a PLL circuit throughout an update period based on a detected phase difference for the update period for locking a frequency of a signal for a PLL circuit to a reference frequency. The integral path circuit is coupled to the proportional path circuit, and the integral path circuit receives another charge pump output and tracks a total charge level for the PLL circuit based on phase differences for present and prior update periods.

    摘要翻译: 公开了一种用于实现将信号的频率锁定到参考频率的锁相环(“PLL”)电路的环路滤波器的环路滤波器装置和方法。 环路滤波器包括比例路径电路和积分路径电路。 比例路径电路接收电荷泵输出,并且基于用于锁定PLL电路的信号的频率的更新周期的检测到的相位差来确定并保持在整个更新周期期间被引导到PLL电路或从PLL电路获取的电荷 到参考频率。 积分路径电路耦合到比例路径电路,并且积分路径电路接收另一个电荷泵输出,并且基于当前和先前更新周期的相位差来跟踪PLL电路的总电荷电平。

    Low-jitter loop filter for a phase-locked loop system

    公开(公告)号:US06828864B2

    公开(公告)日:2004-12-07

    申请号:US10612200

    申请日:2003-07-03

    IPC分类号: H03L700

    CPC分类号: H03L7/0893 H03L7/093 H03L7/18

    摘要: A loop filter device and method for implementing a loop filter for a phase locked loop (“PLL”) circuit, which locks a frequency of a signal to a reference frequency, are disclosed. The loop filter includes a proportional path circuit and an integral path circuit. The proportional path circuit receives a charge pump output and determines and holds a charge to be directed to or taken from a PLL circuit throughout an update period based on a detected phase difference for the update period for locking a frequency of a signal for a PLL circuit to a reference frequency. The integral path circuit is coupled to the proportional path circuit, and the integral path circuit receives another charge pump output and tracks a total charge level for the PLL circuit based on phase differences for present and prior update periods.

    Bias current calibration of voltage controlled oscillator
    4.
    发明授权
    Bias current calibration of voltage controlled oscillator 失效
    压控振荡器的偏置电流校准

    公开(公告)号:US5907263A

    公开(公告)日:1999-05-25

    申请号:US970841

    申请日:1997-11-14

    IPC分类号: H03L7/099

    CPC分类号: H03L7/099

    摘要: A voltage controlled oscillator with bias current calibration includes a voltage controlled oscillator 1504. A tuning current source 1510 is coupled to oscillator 1504 in parallel with bias current source 1512 for providing a tuning current to oscillator 1504. A selected control voltage is provided by oscillator 1504 for setting an oscillator output frequency. Control circuitry 1513, 1514 allows adjusting of the tuning current source to optimize bias current.

    摘要翻译: 具有偏置电流校准的压控振荡器包括压控振荡器1504.调谐电流源1510与偏置电流源1512并联耦合到振荡器1504,用于向振荡器1504提供调谐电流。所选择的控制电压由振荡器1504 用于设置振荡器输出频率。 控制电路1513,1514允许调整调谐电流源以优化偏置电流。