-
公开(公告)号:US09689922B2
公开(公告)日:2017-06-27
申请号:US14137518
申请日:2013-12-20
发明人: Jinlei Liu , Zu-liang Zhang , Shu Li
IPC分类号: G01R31/3183 , G01R31/317 , H04L1/24
CPC分类号: G01R31/318307 , G01R31/31707 , G01R31/318314 , G01R31/318335 , G01R31/318371 , H04L1/243 , H04L1/244
摘要: A computer implemented process is described for testing multiple electronic devices under test (DUTs). A design test pattern or command/instruction is generated with an electronic design automation tool (EDA). The generated design test pattern and command/instruction is sent directly to an automated test equipment apparatus (ATE) over a UNIX or scripting language based, and/or a network based, communication pipeline. The ATE converts the sent design test pattern to an instance of the test pattern directly executable by the ATE. The ATE apparatus inputs test signals to each of the multiple electronic DUTs based on the executable test pattern. The ATE apparatus then receives, from each of the multiple electronic DUTs, a test result based on the input test signals. The ATE returns the received test result, and a report of an action responsive to the command/instruction to the EDA tool, which may then process the test results and report.