-
公开(公告)号:US20140266354A1
公开(公告)日:2014-09-18
申请号:US14028707
申请日:2013-09-17
Inventor: Hyun Ho BOO , Byung Hun MIN , Duong Quoc HOANG , Cheon Soo KIM , Hyun Kyu YU
IPC: H03L7/08
Abstract: Disclosed is a digital phase-locked-loop including: a time-to-digital converter (TDC) configured to output a digital bit based on an input clock and a reference clock, in which the TDC includes: a first arbiter group configured to compensate for a phase difference between the input clock and the reference clock with a first average offset and output a first logic value; a second arbiter group configured to compensate for a phase difference between the input clock and the reference clock with a second average offset and output a second logic value; and a signal processor configured to output the digital bit based on the first and second logic values.
Abstract translation: 公开了一种数字锁相环,包括:时间数字转换器(TDC),被配置为基于输入时钟和参考时钟输出数字位,其中TDC包括:第一仲裁器组,其被配置为补偿 对于具有第一平均偏移的输入时钟和参考时钟之间的相位差,并输出第一逻辑值; 第二仲裁器组,被配置为用第二平均偏移补偿所述输入时钟和所述参考时钟之间的相位差,并输出第二逻辑值; 以及信号处理器,被配置为基于第一和第二逻辑值输出数字位。