-
公开(公告)号:US20200006575A1
公开(公告)日:2020-01-02
申请号:US16024682
申请日:2018-06-29
申请人: Gilbert DEWEY , Aaron LILAK , Van H. LE , Abhishek A. SHARMA , Tahir GHANI , Willy RACHMADY , Rishabh MEHANDRU , Nazila HARATIPOUR , Jack T. KAVALIEROS , Benjamin CHU-KUNG , Seung Hoon SUNG , Shriram SHIVARAMAN
发明人: Gilbert DEWEY , Aaron LILAK , Van H. LE , Abhishek A. SHARMA , Tahir GHANI , Willy RACHMADY , Rishabh MEHANDRU , Nazila HARATIPOUR , Jack T. KAVALIEROS , Benjamin CHU-KUNG , Seung Hoon SUNG , Shriram SHIVARAMAN
IPC分类号: H01L29/786 , H01L29/66
摘要: Thin film transistors having U-shaped features are described. In an example, integrated circuit structure including a gate electrode above a substrate, the gate electrode having a trench therein. A channel material layer is over the gate electrode and in the trench, the channel material layer conformal with the trench. A first source or drain contact is coupled to the channel material layer at a first end of the channel material layer outside of the trench. A second source or drain contact is coupled to the channel material layer at a second end of the channel material layer outside of the trench.
-
公开(公告)号:US20200098921A1
公开(公告)日:2020-03-26
申请号:US16143222
申请日:2018-09-26
申请人: Willy RACHMADY , Patrick MORROW , Aaron LILAK , Rishabh MEHANDRU , Cheng-Ying HUANG , Gilbert DEWEY , Kimin JUN , Ryan KEECH , Anh PHAN , Ehren MANNEBACH
发明人: Willy RACHMADY , Patrick MORROW , Aaron LILAK , Rishabh MEHANDRU , Cheng-Ying HUANG , Gilbert DEWEY , Kimin JUN , Ryan KEECH , Anh PHAN , Ehren MANNEBACH
IPC分类号: H01L29/78 , H01L21/768 , H01L29/06 , H01L29/66
摘要: Embodiments include transistor devices and a method of forming the transistor devices. A transistor device includes a first dielectric over a substrate, and vias on a first metal layer, where the first metal layer is on an etch stop layer that is on the first dielectric. The transistor device also includes a second dielectric over the first metal layer, vias, and etch stop layer, where the vias include sidewalls, top surfaces, and bottom surfaces, and stacked transistors on the second dielectric and the top surfaces of the vias, where the sidewalls and top surfaces of the vias are positioned within a footprint of the stacked transistors. The stacked transistors include gate electrodes and first and second transistor layers. The first metal layer includes conductive materials including tungsten or cobalt. The footprint may include a bottom surface of the first transistor layer and a bottom surface of the gate electrodes.
-