-
公开(公告)号:US3170071A
公开(公告)日:1965-02-16
申请号:US1860160
申请日:1960-03-30
Applicant: IBM
Inventor: GRIESMER JAMES H , PAUL ROTH JOHN , WAGNER ERIC G
CPC classification number: G06F11/20 , G11C11/44 , Y10S505/858
-
2.Serially connected inhibitor logic stages with means for bypassing a selected stage 失效
Title translation: 串联的抑制器逻辑级具有用于绕过选定级的装置公开(公告)号:US3235842A
公开(公告)日:1966-02-15
申请号:US4626360
申请日:1960-07-29
Applicant: IBM
Inventor: PAUL ROTH JOHN , GRIESMER JAMES H , MILLER RAYMOND E , SELFRIDGE JOHN L , WAGNER ERIC G
-
公开(公告)号:US3079083A
公开(公告)日:1963-02-26
申请号:US330260
申请日:1960-01-19
Applicant: IBM
Inventor: GRIESMER JAMES H , WAGNER ERIC G
-
4.Asynchronous parallel adder deriving intermediate sums and carries by repeated additions and multiplications 失效
Title translation: 异步并行加法器导出中间和并通过反复加法和乘法运算公开(公告)号:US3056552A
公开(公告)日:1962-10-02
申请号:US78960759
申请日:1959-01-28
Applicant: IBM
Inventor: WAGNER ERIC G
CPC classification number: G06F7/5052
-
公开(公告)号:US3003137A
公开(公告)日:1961-10-03
申请号:US54543155
申请日:1955-11-07
Applicant: IBM
Inventor: KURKJIAN HRAND L , WAGNER ERIC G
CPC classification number: G11C19/00
-
公开(公告)号:US3230354A
公开(公告)日:1966-01-18
申请号:US4627160
申请日:1960-07-29
Applicant: IBM
Inventor: WAGNER ERIC G
CPC classification number: G06F7/381 , G11C11/44 , Y10S505/838
-
公开(公告)号:US3177474A
公开(公告)日:1965-04-06
申请号:US78960859
申请日:1959-01-28
Applicant: IBM
Inventor: WAGNER ERIC G
IPC: H03K23/76
CPC classification number: H03K23/76
-
公开(公告)号:US3093814A
公开(公告)日:1963-06-11
申请号:US80980859
申请日:1959-04-29
Applicant: IBM
Inventor: WAGNER ERIC G , JOHN MCCARTHY
-
公开(公告)号:US2848166A
公开(公告)日:1958-08-19
申请号:US54474255
申请日:1955-11-03
Applicant: IBM
Inventor: WAGNER ERIC G
IPC: H03K21/00
CPC classification number: H03K21/00
-
-
-
-
-
-
-
-