Buffer memory controller storing and extracting data of varying bit
lengths
    1.
    发明授权
    Buffer memory controller storing and extracting data of varying bit lengths 失效
    缓冲存储器控制器存储和提取不同位长度的数据

    公开(公告)号:US5913229A

    公开(公告)日:1999-06-15

    申请号:US766461

    申请日:1996-12-12

    Applicant: Jin-Tae Joo

    Inventor: Jin-Tae Joo

    CPC classification number: G06F5/10 G06F12/04

    Abstract: A buffer memory controller allows to sequentially store sampled data having variable bit length. That is, rather than assigning each sampled data to a single word of the memory, the sampled data is sequentially stored head to tail so that memory space is not wasted. The buffer memory controller includes: a sample pointer reading unit providing word addresses indicating the word position where the samples start, and a bit address indicating a bit position where the sample starts; a word shift register receiving data corresponding to the word addresses from the buffer memory, shifting the inputted data by the specific bit according to maximum assignable word, and outputting data of maximum assignable bit; a barrel shifter receiving the output of the shift register, shifting the inputted data by the bit address, and outputting the shifted data as maximum sample bit; and a masking circuit for inputting an output of the barrel shifter, masking the inputted data with mask data in accordance with each bit corresponding to the sample, and outputting the masked data as the maximum sample bit.

    Abstract translation: 缓冲存储器控制器允许顺序地存储具有可变位长度的采样数据。 也就是说,不是将每个采样的数据分配给存储器的单个字,而是将采样的数据顺序地存储在尾部,使得不会浪费存储器空间。 缓冲存储器控制器包括:采样指针读取单元,其提供指示采样开始的字位置的字地址,以及指示采样开始的位位置的位地址; 字移位寄存器,从缓冲存储器接收对应于字地址的数据,根据最大可指定字移位输入数据特定位,并输出最大可分配位的数据; 接收移位寄存器的输出的桶形移位器,将输入的数据移位位地址,并输出移位数据作为最大取样位; 以及屏蔽电路,用于输入桶形移位器的输出,根据与样本相对应的每个位掩蔽输入的数据,并输出掩蔽的数据作为最大采样位。

    Semiconductor device tested using minimum pins and methods of testing the same

    公开(公告)号:US20060184847A1

    公开(公告)日:2006-08-17

    申请号:US11345897

    申请日:2006-02-02

    CPC classification number: G01R31/3172 G01R31/31723 G01R31/31725

    Abstract: The present invention provides semiconductor devices capable of being tested using one test pin and using an input/output pin without any test pins, and methods of testing the same. One semiconductor device comprises a test pin for inputting/outputting test data, an operation mode controller for activating an enable signal in response to an external reset signal and a clock signal, an operation mode storage for receiving serial data synchronized with the clock signal through the test pin in response to the enable signal, and an operation mode decoder for generating operation mode selection signals in response to the serial data stored in the operation mode storage. Another semiconductor device comprises an input/output pin for receiving test data, a delay reset signal generator for delaying a reset signal, a counter for counting a clock signal in response to the reset signal to generate a counted value, a mode register for storing the test data, and a decoder for generating selection signals to the mode register to designate a position in the mode register where the test data is written.

    Digital subscriber line (DSL) modems supporting high-speed universal serial bus (USB) interfaces and related methods and computer program products
    3.
    发明授权
    Digital subscriber line (DSL) modems supporting high-speed universal serial bus (USB) interfaces and related methods and computer program products 失效
    数字用户线(DSL)调制解调器支持高速通用串行总线(USB)接口及相关方法和计算机程序产品

    公开(公告)号:US07315583B2

    公开(公告)日:2008-01-01

    申请号:US10408512

    申请日:2003-04-07

    Applicant: Jin-Tae Joo

    Inventor: Jin-Tae Joo

    Abstract: The present invention provides asymmetric digital subscriber line (ADSL) modems including a discrete multitone (DMT) modem module. The DMT modem module includes a digital signal processor (DSP) configured to process control signals for initializing the ADSL modem during installation associated with a host device and transmit the processed control signals to a host controller of the host device.

    Abstract translation: 本发明提供了包括离散多音(DMT)调制解调器模块的非对称数字用户线(ADSL)调制解调器。 DMT调制解调器模块包括数字信号处理器(DSP),其被配置为处理用于在与主机设备相关联的安装期间初始化ADSL调制解调器的控制信号,并将处理的控制信号发送到主机设备的主机控制器。

    Image format converting apparatus and methods in video signal processing system
    4.
    发明授权
    Image format converting apparatus and methods in video signal processing system 失效
    视频信号处理系统中的图像格式转换装置和方法

    公开(公告)号:US06288746B1

    公开(公告)日:2001-09-11

    申请号:US09120177

    申请日:1998-07-22

    Applicant: Jin-Tae Joo

    Inventor: Jin-Tae Joo

    Abstract: An apparatus for converting image format and methods thereof in a video signal processing system. The apparatus includes an analog-to-digital converting unit for sampling original color signals at predetermined intervals and converting the sampled signals into digital signals; a color-space converting unit for converting a digital signal of the analog-to-digital converting unit into a brightness signal and a color tone signal and for outputting these signals; a storage unit for storing a look-up table representing linear interpolation coefficients converted in response to a conversion of an image size; a horizontal scaling unit for linearly interpolating one cycle of the brightness signal and color tone signal in response to a conversion of image size with reference to the look-up table of the storage unit, and for horizontally scaling by repeatedly outputting the outcome linearly-interpolated; a line memory unit for momentarily storing a horizontally scaled signal by the horizontal scaling unit; a vertical scaling unit for interpolating a cycle of a horizontal scaling signal provided by the line memory unit in response to the conversion of the image size with reference to the look-up table, thereby vertically scaling by repeatedly outputting the linearly interpolated data; and a frame memory unit for storing signals vertically and horizontally-scaled by the vertical scaling unit and for converting vertical and horizontal frequencies of the vertical and horizontal scaled signals.

    Abstract translation: 一种用于在视频信号处理系统中转换图像格式及其方法的装置。 该装置包括用于以预定间隔对原始颜色信号进行采样并将采样信号转换为数字信号的模数转换单元; 色空间转换单元,用于将模数转换单元的数字信号转换成亮度信号和色调信号并输出​​这些信号; 存储单元,用于存储表示响应于图像大小的转换而转换的线性内插系数的查找表; 水平缩放单元,用于响应于参考存储单元的查找表的图像尺寸的转换来线性内插亮度信号和色调信号的一个周期,并且通过重复地输出线性内插的结果来水平缩放 ; 行存储单元,用于通过水平缩放单元暂时存储水平缩放信号; 垂直缩放单元,用于响应于参考查找表的图像大小的转换来内插由行存储器单元提供的水平缩放信号的周期,从而通过重复输出线性内插数据进行垂直缩放; 以及帧存储单元,用于存储由垂直缩放单元垂直和水平缩放的信号,并用于转换垂直和水平缩放信号的垂直和水平频率。

    Semiconductor device tested using minimum pins and methods of testing the same
    5.
    发明授权
    Semiconductor device tested using minimum pins and methods of testing the same 失效
    使用最小引脚测试的半导体器件和测试相同的方法

    公开(公告)号:US07574638B2

    公开(公告)日:2009-08-11

    申请号:US11345897

    申请日:2006-02-02

    CPC classification number: G01R31/3172 G01R31/31723 G01R31/31725

    Abstract: The present invention provides semiconductor devices capable of being tested using one test pin and using an input/output pin without any test pins, and methods of testing the same. One semiconductor device comprises a test pin for inputting/outputting test data, an operation mode controller for activating an enable signal in response to an external reset signal and a clock signal, an operation mode storage for receiving serial data synchronized with the clock signal through the test pin in response to the enable signal, and an operation mode decoder for generating operation mode selection signals in response to the serial data stored in the operation mode storage. Another semiconductor device comprises an input/output pin for receiving test data, a delay reset signal generator for delaying a reset signal, a counter for counting a clock signal in response to the reset signal to generate a counted value, a mode register for storing the test data, and a decoder for generating selection signals to the mode register to designate a position in the mode register where the test data is written.

    Abstract translation: 本发明提供能够使用一个测试引脚进行测试并且使用没有任何测试引脚的输入/输出引脚的半导体器件及其测试方法。 一个半导体器件包括用于输入/输出测试数据的测试引脚,用于响应于外部复位信号和时钟信号激活使能信号的操作模式控制器,用于通过所述时钟信号接收与时钟信号同步的串行数据的操作模式存储器 测试引脚以及响应于存储在操作模式存储器中的串行数据产生操作模式选择信号的操作模式解码器。 另一个半导体器件包括用于接收测试数据的输入/输出引脚,用于延迟复位信号的延迟复位信号发生器,响应于复位信号计数时钟信号的计数器以产生计数值;模式寄存器, 测试数据和用于向模式寄存器产生选择信号的解码器,以指定写入测试数据的模式寄存器中的位置。

    Image format converting apparatus and methods in video signal processing system
    6.
    发明授权
    Image format converting apparatus and methods in video signal processing system 有权
    视频信号处理系统中的图像格式转换装置和方法

    公开(公告)号:US06757026B2

    公开(公告)日:2004-06-29

    申请号:US09841252

    申请日:2001-04-25

    Applicant: Jin-Tae Joo

    Inventor: Jin-Tae Joo

    Abstract: An apparatus for converting image format and methods thereof in a video signal processing system. The apparatus includes an analog-to-digital converting unit for sampling original color signals at predetermined intervals and converting the sampled signals into digital signals; a color-space converting unit for converting a digital signal of the analog-to-digital converting unit into a brightness signal and a color tone signal and for outputting these signals; a storage unit for storing a look-up table representing linear interpolation coefficients converted in response to a conversion of an image size; a horizontal scaling unit for linearly interpolating one cycle of the brightness signal and color tone signal in response to a conversion of image size with reference to the look-up table of the storage unit, and for horizontally scaling by repeatedly outputting the outcome linearly-interpolated; a line memory unit for momentarily storing a horizontally scaled signal by the horizontal scaling unit; a vertical scaling unit for interpolating a cycle of a horizontal scaling signal provided by the line memory unit in response to the conversion of the image size with reference to the look-up table, thereby vertically scaling by repeatedly outputting the linearly interpolated data; and a frame memory unit for storing signals vertically and horizontally-scaled by the vertical scaling unit and for converting vertical and horizontal frequencies of the vertical and horizontal scaled signals.

    Abstract translation: 一种用于在视频信号处理系统中转换图像格式及其方法的装置。 该装置包括用于以预定间隔对原始颜色信号进行采样并将采样信号转换为数字信号的模数转换单元; 色空间转换单元,用于将模数转换单元的数字信号转换成亮度信号和色调信号并输出​​这些信号; 存储单元,用于存储表示响应于图像大小的转换而转换的线性内插系数的查找表; 水平缩放单元,用于响应于参考存储单元的查找表的图像尺寸的转换来线性内插亮度信号和色调信号的一个周期,并且通过重复地输出线性内插的结果来水平缩放 ; 行存储单元,用于通过水平缩放单元暂时存储水平缩放信号; 垂直缩放单元,用于响应于参考查找表的图像大小的转换来内插由行存储器单元提供的水平缩放信号的周期,从而通过重复输出线性内插数据进行垂直缩放; 以及帧存储单元,用于存储由垂直缩放单元垂直和水平缩放的信号,并用于转换垂直和水平缩放信号的垂直和水平频率。

Patent Agency Ranking