-
公开(公告)号:US20250098166A1
公开(公告)日:2025-03-20
申请号:US18964178
申请日:2024-11-29
Applicant: Kioxia Corporation
Inventor: Tomoo HISHIDA , Yoshihisa IWATA
IPC: H10B43/27 , G11C5/02 , G11C5/04 , G11C5/06 , G11C7/18 , G11C8/12 , G11C16/04 , H01L23/528 , H01L29/792 , H10B43/30 , H10B43/50
Abstract: A semiconductor memory device comprises: a semiconductor substrate; a plurality of memory units provided on the semiconductor substrate and each including a plurality of memory cells that are stacked; and a plurality of bit lines formed above each of a plurality of the memory units aligned in a column direction, an alignment pitch in a row direction of the plurality of bit lines being less than an alignment pitch in the row direction of the memory units, and an end of each of the memory units aligned in the column direction being connected to one of the plurality of bit lines formed above the plurality of the memory units aligned in the column direction.
-
公开(公告)号:US20210375923A1
公开(公告)日:2021-12-02
申请号:US17398654
申请日:2021-08-10
Applicant: Kioxia Corporation
Inventor: Tomoo HISHIDA , Yoshihisa IWATA
IPC: H01L27/11582 , G11C5/06 , G11C8/12 , G11C16/04 , G11C7/18 , G11C5/02 , H01L27/10 , H01L23/528 , H01L27/11575 , H01L29/792 , H01L27/11568
Abstract: A semiconductor memory device comprises: a semiconductor substrate; a plurality of memory units provided on the semiconductor substrate and each including a plurality of memory cells that are stacked; and a plurality of bit lines formed above each of a plurality of the memory units aligned in a column direction, an alignment pitch in a row direction of the plurality of bit lines being less than an alignment pitch in the row direction of the memory units, and an end of each of the memory units aligned in the column direction being connected to one of the plurality of bit lines formed above the plurality of the memory units aligned in the column direction.
-