Signal line driving circuit and image display device
    1.
    发明授权
    Signal line driving circuit and image display device 有权
    信号线驱动电路和图像显示装置

    公开(公告)号:US07042433B1

    公开(公告)日:2006-05-09

    申请号:US09567364

    申请日:2000-05-09

    IPC分类号: G09G3/36

    CPC分类号: G09G3/3677 G09G2310/0289

    摘要: A signal line driving circuit includes a shift register having a plurality of shift circuits, each of which shifts a start pulse successively to the next stage, synchronizing with the timing of a clock signal. In this signal line driving circuit, shift pulses are outputted from an AND gate based on output pulses of two adjacent shift circuits. Meanwhile, a width specifying pulse for specifying a pulse width of the shift pulse is inputted via a transistor whose ON/OFF operation is controlled by the shift pulse. A logical operation circuit operates an AND of the shift pulse and the width specifying pulse and outputs the result of operation to a signal line. When the shift pulse is non-active, the transistor becomes OFF, which causes the signal line transmitting the width specifying pulse to be disconnected from the signal line driving circuit, thereby reducing a capacitive load of wiring. As a result, reduction of a parasitic capacitance of the wiring, reduction in the number of elements, reduction in the size of an amplitude of an input signal, etc. in the signal line driving circuit are attained.

    摘要翻译: 信号线驱动电路包括具有多个移位电路的移位寄存器,每个移位电路将开始脉冲连续地移位到下一级,与时钟信号的定时同步。 在该信号线驱动电路中,基于两个相邻移位电路的输出脉冲,从与门输出移位脉冲。 同时,用于指定移位脉冲的脉冲宽度的宽度指定脉冲通过由移位脉冲控制其ON / OFF操作的晶体管输入。 逻辑运算电路对移位脉冲和宽度指定脉冲进行AND运算,并将运算结果输出到信号线。 当移位脉冲不起作用时,晶体管变为截止,使得将信号线发送宽度指定脉冲与信号线驱动电路断开,从而降低布线的容性负载。 结果,实现了信号线驱动电路中布线的寄生电容的减小,元件数目的减少,输入信号的幅度的减小等。

    Signal processing circuit, low-voltage signal generator and image display incorporating the same
    2.
    发明申请
    Signal processing circuit, low-voltage signal generator and image display incorporating the same 有权
    信号处理电路,低压信号发生器和包含其的图像显示

    公开(公告)号:US20080150924A1

    公开(公告)日:2008-06-26

    申请号:US12071529

    申请日:2008-02-21

    IPC分类号: G06F3/038 H03K19/0175

    摘要: There are provided: a first logic operation circuit which performs a logic operation using a high-amplitude logic signal; a transmission system having a load capacitance; and a low-voltage signal generator which is a step-down level shifter transforming an incoming high-amplitude logic signal from the first logic operation circuit to a low-amplitude logic signal having a lower amplitude than the high-amplitude logic signal for output to the transmission system. In the configuration, the first logic operation circuit operates based on a high-amplitude logic signal, and is therefore free from malfunctions and performs operations at high speed. Further, the transmission system introducing a load capacitance transmits a low-amplitude logic signal and therefore restrains increases in electric power consumption and occurrence of unnecessary radiation.

    摘要翻译: 提供:第一逻辑运算电路,其使用高幅度逻辑信号执行逻辑运算; 具有负载电容的传输系统; 以及作为降压电平移位器的低压信号发生器,其将来自第一逻辑运算电路的输入高幅度逻辑信号变换为具有比高幅度逻辑信号更低的振幅的低幅度逻辑信号,以输出到 传输系统。 在该结构中,第一逻辑运算电路基于高幅度逻辑信号进行动作,因此没有故障,高速运转。 此外,引入负载电容的传输系统发送低幅度逻辑信号,因此抑制电力消耗的增加和不必要的辐射的发生。

    Two-way shift register and image display device using the same
    3.
    发明授权
    Two-way shift register and image display device using the same 失效
    双向移位寄存器和图像显示装置使用相同

    公开(公告)号:US07365727B2

    公开(公告)日:2008-04-29

    申请号:US10788161

    申请日:2004-02-25

    IPC分类号: G09G3/36

    摘要: A shift register is provided with a shift register section composed of a plurality of stages of flip-flops that operate in synchronization with a clock signal, and level shifters for boosting a start signal lower than a driving voltage and for applying the same to both ends of the shift register section, and the shift register is capable of switching the shift direction in accordance with the switching signal. The foregoing level shifters are current-driving-type level shifters that can operate even in the case where the transistor characteristics are inferior or in the case of fast operations, and that can carry out level shifting even with a start signal having a small amplitude. Furthermore, the foregoing level shifters are provided at both ends of the shift register section, respectively, and one of the same stops operating in accordance with a switching signal, so that consumed power should decrease. Consequently, there can be provided a shift register that is capable of shifting in two directions, that can normally operate even with an input signal having a small amplitude, and that therefore consumes less electric power.

    摘要翻译: 移位寄存器具有移位寄存器部分,该移位寄存器部分由与时钟信号同步操作的多级触发器组成;以及电平移位器,用于升压低于驱动电压的启动信号,并将其施加到两端 的移位寄存器,并且移位寄存器能够根据切换信号切换移位方向。 上述电平移位器是电流驱动型电平移位器,即使在晶体管特性较差的情况下或者在快速操作的情况下也能够工作,并且即使利用具有小振幅的启动信号也能进行电平移位。 此外,上述电平移位器分别设置在移位寄存器部分的两端,并且其中一个电平移位器根据切换信号停止工作,从而消耗的功率应该减小。 因此,可以提供能够在两个方向上移位的移位寄存器,即使在具有小幅度的输入信号的情况下也能正常地进行操作,因此消耗较少的电力。

    Signal processing circuit, low-voltage signal generator, and image display incorporating the same
    4.
    发明授权
    Signal processing circuit, low-voltage signal generator, and image display incorporating the same 有权
    信号处理电路,低电压信号发生器和包含其的图像显示器

    公开(公告)号:US07358950B2

    公开(公告)日:2008-04-15

    申请号:US10145905

    申请日:2002-05-16

    IPC分类号: G09G3/36

    摘要: There are provided: a first logic operation circuit which performs a logic operation using a high-amplitude logic signal; a transmission system having a load capacitance; and a low-voltage signal generator which is a step-down level shifter transforming an incoming high-amplitude logic signal from the first logic operation circuit to a low-amplitude logic signal having a lower amplitude than the high-amplitude logic signal for output to the transmission system. In the configuration, the first logic operation circuit operates based on a high-amplitude logic signal, and is therefore free from malfunctions and performs operations at high speed. Further, the transmission system introducing a load capacitance transmits a low-amplitude logic signal and therefore restrains increases in electric power consumption and occurrence of unnecessary radiation.

    摘要翻译: 提供:第一逻辑运算电路,其使用高幅度逻辑信号执行逻辑运算; 具有负载电容的传输系统; 以及作为降压电平移位器的低压信号发生器,其将来自第一逻辑运算电路的输入高幅度逻辑信号变换为具有比高幅度逻辑信号更低的振幅的低幅度逻辑信号,以输出到 传输系统。 在该结构中,第一逻辑运算电路基于高幅度逻辑信号进行动作,因此没有故障,高速运转。 此外,引入负载电容的传输系统发送低幅度逻辑信号,因此抑制电力消耗的增加和不必要的辐射的发生。

    Signal processing circuit, low-voltage signal generator and image display incorporating the same
    6.
    发明授权
    Signal processing circuit, low-voltage signal generator and image display incorporating the same 有权
    信号处理电路,低压信号发生器和包含其的图像显示

    公开(公告)号:US07978169B2

    公开(公告)日:2011-07-12

    申请号:US12071529

    申请日:2008-02-21

    IPC分类号: G09G3/36

    摘要: There are provided: a first logic operation circuit which performs a logic operation using a high-amplitude logic signal; a transmission system having a load capacitance; and a low-voltage signal generator which is a step-down level shifter transforming an incoming high-amplitude logic signal from the first logic operation circuit to a low-amplitude logic signal having a lower amplitude than the high-amplitude logic signal for output to the transmission system. In the configuration, the first logic operation circuit operates based on a high-amplitude logic signal, and is therefore free from malfunctions and performs operations at high speed. Further, the transmission system introducing a load capacitance transmits a low-amplitude logic signal and therefore restrains increases in electric power consumption and occurrence of unnecessary radiation.

    摘要翻译: 提供:第一逻辑运算电路,其使用高幅度逻辑信号执行逻辑运算; 具有负载电容的传输系统; 以及作为降压电平移位器的低压信号发生器,其将来自第一逻辑运算电路的输入高幅度逻辑信号变换为具有比高幅度逻辑信号更低的振幅的低幅度逻辑信号,以输出到 传输系统。 在该结构中,第一逻辑运算电路基于高幅度逻辑信号进行动作,因此没有故障,高速运转。 此外,引入负载电容的传输系统发送低幅度逻辑信号,因此抑制电力消耗的增加和不必要的辐射的发生。

    Shift register and image display apparatus using the same
    8.
    发明授权
    Shift register and image display apparatus using the same 有权
    移位寄存器和使用其的图像显示装置

    公开(公告)号:US06909417B2

    公开(公告)日:2005-06-21

    申请号:US09578440

    申请日:2000-05-25

    IPC分类号: G11C19/00 G09G3/20 G09G3/36

    摘要: A level shifter 13 is provided for each of SR flip flops F1 constituting a shift register 11. The level shifter 13 increases a voltage of a clock signal CK. This arrangement reduces a distance for transmitting a clock signal whose voltage has been increased, as compared with a construction in which a voltage of a clock signal is increased by a single level shifter and the signal is transmitted to each of the flip flops; consequently, a load capacity of the level shifter can be smaller. Furthermore, each of the level shifters is operated during a pulse output of the previous level shifter 13, and the operation is suspended at the end of the pulse output. Thus, the level shifters 13 can operate only when it is necessary to apply a clock signal CK to the corresponding SR flip flop F1. As a result, even when an amplitude of a clock signal is small, it is possible to reduce power consumption of the shift resister under normal operation.

    摘要翻译: 为构成移位寄存器11的每个SR触发器F 1提供电平移位器13.电平移位器13增加时钟信号CK的电压。 与通过单个电平移位器增加时钟信号的电压并且将信号发送到每个触发器的结构相比,这种布置减少了用于传输电压已经增加的时钟信号的距离; 因此,电平转换器的负载能力可以更小。 此外,每个电平移位器在先前电平移位器13的脉冲输出期间操作,并且在脉冲输出结束时暂停操作。 因此,只有当需要对相应的SR触发器F 1施加时钟信号CK时,电平移位器13才能够工作。结果,即使当时钟信号的幅度小时,也可以降低功耗 的正常运行中的移位寄存器。

    Shift register and image display device
    9.
    发明授权
    Shift register and image display device 有权
    移位寄存器和图像显示设备

    公开(公告)号:US07212184B2

    公开(公告)日:2007-05-01

    申请号:US10800352

    申请日:2004-03-12

    IPC分类号: G09G3/36

    摘要: In a shift register provided with flip-flops that operate in synchronism with a clock signal, and a switching means, which is opened and closed in response to an output of the preceding stage of each of the flip-flops, is installed. The clock signal is selectively inputted by the switching means, and the selected clock signal is inverted and used as a shift register output from each of the stages. Moreover, two kinds of clock signals, each of which has a duty ratio of not more than 50% and which have no overlapped portions in their low-level periods, are used so as to prevent the outputs of the shift-register from overlapping each other. Thus, it is possible to provide a shift register which is preferably used for a driving circuit of an image display device, can miniaturize the driving circuit, and can desirably change the pulse width of the output signal, and also to provide an image display device using such a shift register.

    摘要翻译: 在设置有与时钟信号同步工作的触发器的移位寄存器中,并且响应于每个触发器的前级的输出而被打开和关闭的开关装置被安装。 时钟信号由切换装置选择性地输入,所选择的时钟信号被反相并用作从每个级输出的移位寄存器。 此外,使用两种时钟信号,每个时钟信号的占空比不大于50%,并且在其低电平时段中没有重叠部分,以便防止移位寄存器的输出与每个 其他。 因此,可以提供优选用于图像显示装置的驱动电路的移位寄存器,可以使驱动电路小型化,并且可以期望地改变输出信号的脉冲宽度,并且还提供图像显示装置 使用这种移位寄存器。