MONITORING OF MEMORY AND EXTERNAL EVENTS
    1.
    发明申请
    MONITORING OF MEMORY AND EXTERNAL EVENTS 有权
    监测记忆和外部事件

    公开(公告)号:US20060259751A1

    公开(公告)日:2006-11-16

    申请号:US11383473

    申请日:2006-05-15

    IPC分类号: G06F9/44

    CPC分类号: G06F9/3869

    摘要: A system comprises a circuit configured to execute instructions and output event data corresponding to the execution of the instructions. The system also comprises a monitoring device coupled to the circuit. The monitoring device receives information about said event data. The event data comprises event data selected from a group consisting of memory events and external events.

    摘要翻译: 系统包括被配置为执行指令并输出与指令的执行相对应的事件数据的电路。 该系统还包括耦合到该电路的监测装置。 监视装置接收关于所述事件数据的信息。 事件数据包括从由存储器事件和外部事件组成的组中选择的事件数据。

    VISUALIZING CONTENTS AND STATES OF HIERARCHICAL STORAGE SYSTEMS
    2.
    发明申请
    VISUALIZING CONTENTS AND STATES OF HIERARCHICAL STORAGE SYSTEMS 有权
    可视化分层存储系统的内容和状态

    公开(公告)号:US20060259702A1

    公开(公告)日:2006-11-16

    申请号:US11383462

    申请日:2006-05-15

    IPC分类号: G06F12/00 G06F13/00

    摘要: An information carrier medium containing software that, when executed by a processor, causes the processor to receive information from circuit logic that is adapted to collect the information from caches on different cache levels. At least some of the information from the caches is associated with a common address. The processor also provides the information to a user of the software.

    摘要翻译: 一种包含软件的信息载体介质,所述软件在由处理器执行时使所述处理器从适于从不同缓存级别上的高速缓存收集信息的电路逻辑接收信息。 来自高速缓存的至少一些信息与公共地址相关联。 处理器还向软件的用户提供信息。

    METHOD AND SYSTEM OF INSERTING MARKING VALUES USED TO CORRELATE TRACE DATA AS BETWEEN PROCESSOR CODES
    3.
    发明申请
    METHOD AND SYSTEM OF INSERTING MARKING VALUES USED TO CORRELATE TRACE DATA AS BETWEEN PROCESSOR CODES 有权
    用于将跟踪数据插入到处理器代码之间的标记值的方法和系统

    公开(公告)号:US20060259831A1

    公开(公告)日:2006-11-16

    申请号:US11383469

    申请日:2006-05-15

    IPC分类号: G06F11/00

    摘要: A method and system of inserting marker values used to correlate trace data as between processor cores. At least some of the illustrative embodiments are integrated circuit devices comprising a first processor core, a first data collection portion coupled to the first processor core and configured to gather data comprising addresses of instructions executed by the first processor core, a second processor core communicatively coupled to the first processor core, and a second data collection portion coupled to the first processor core and configured to gather data comprising addresses of instructions executed by the second processor core. The integrated circuit device is configured to insert marker values into the data of the first and second processor cores which allow correlation of the data such that contemporaneously executed instruction are identifiable.

    摘要翻译: 插入用于将跟踪数据相关联的标记值的方法和系统在处理器核之间。 至少一些说明性实施例是集成电路设备,其包括第一处理器核心,第一数据收集部分,其耦合到第一处理器核心并且被配置为收集包括由第一处理器核心执行的指令的地址的数据;第二处理器核心, 以及耦合到第一处理器核心并被配置为收集包括由第二处理器核执行的指令的地址的数据的第二数据收集部分。 集成电路设备被配置为将标记值插入到第一和第二处理器核心的数据中,这允许数据相关,使得同时执行的指令是可识别的。

    Embedding Event Information in the Timing Stream
    4.
    发明申请
    Embedding Event Information in the Timing Stream 有权
    在事件流中嵌入事件信息

    公开(公告)号:US20060255982A1

    公开(公告)日:2006-11-16

    申请号:US11383614

    申请日:2006-05-16

    IPC分类号: H03M7/34

    CPC分类号: G06F11/3636

    摘要: When events are traced, the timing stream is used to associate events with instructions and indicate pipeline advances precluding the recording of stall cycles. Additional information is needed in the trace stream to identify an overlay whose execution of code is in a system where overlays or a memory management unit are used. In the case of PC trace, additional information is added when the memory system contents is changed. Information describing the configuration change is inserted into the export streams by placing this information in a message buffer. As long as a message word is available for output, it becomes the next export word as the output of message words is continuous.

    摘要翻译: 当跟踪事件时,定时流用于将事件与指令相关联,并指示流水线进展阻止了停顿周期的记录。 跟踪流中需要附加信息,以识别其执行代码在使用叠加层或存储器管理单元的系统中的覆盖。 在PC跟踪的情况下,当更改内存系统内容时会添加附加信息。 通过将该信息放在消息缓冲区中,将描述配置更改的信息插入到导出流中。 只要消息字可用于输出,它将成为下一个导出字,因为消息字的输出是连续的。

    SYSTEMS AND METHODS FOR STALL MONITORING
    5.
    发明申请
    SYSTEMS AND METHODS FOR STALL MONITORING 审中-公开
    系统和方法进行监控

    公开(公告)号:US20070005842A1

    公开(公告)日:2007-01-04

    申请号:US11383472

    申请日:2006-05-15

    IPC分类号: G06F13/38

    CPC分类号: G06F11/3648

    摘要: Stall monitoring systems and methods are disclosed. Exemplary stall monitoring systems may include a core, a memory coupled to the core, and a stall circuit coupled to the core. The stall circuit is capable of separately representing at least two distinct stall conditions that occur simultaneously and conveying this information to a user for debugging purposes.

    摘要翻译: 公开了失速监测系统和方法。 示例性失速监测系统可以包括核心,耦合到核心的存储器和耦合到核心的失速电路。 失速电路能够分别表示同时发生的至少两个不同的失速条件,并将该信息传送给用户进行调试。

    PROVIDING INFORMATION ASSOCIATED WITH A CACHE
    6.
    发明申请
    PROVIDING INFORMATION ASSOCIATED WITH A CACHE 有权
    提供与缓存相关的信息

    公开(公告)号:US20060259700A1

    公开(公告)日:2006-11-16

    申请号:US11383459

    申请日:2006-05-15

    IPC分类号: G06F12/00 G06F13/00

    CPC分类号: G06F12/122 G06F12/0897

    摘要: An information carrier medium containing software that, when executed by a processor, causes the processor to receive information from circuit logic that is adapted to collect the information from caches on different cache levels, the information associated with a common address. The software also causes the processor to provide the information to a user of the software. The information comprises cache level and cache type information associated with a particular cache from one of the different cache levels.

    摘要翻译: 一种包含软件的信息载体介质,所述软件在由处理器执行时使所述处理器从适于从不同高速缓存级别的高速缓存收集信息的电路逻辑接收信息,所述信息与公共地址相关联。 软件还使得处理器向软件的用户提供信息。 信息包括来自不同高速缓存级别之一的与特定高速缓存相关联的缓存级别和高速缓存类型信息。

    WRITING TO A SPECIFIED CACHE
    7.
    发明申请
    WRITING TO A SPECIFIED CACHE 审中-公开
    写入指定的高速缓存

    公开(公告)号:US20060259692A1

    公开(公告)日:2006-11-16

    申请号:US11383349

    申请日:2006-05-15

    IPC分类号: G06F12/00 G06F13/00

    CPC分类号: G06F11/3648 G06F12/0802

    摘要: An information carrier medium containing software that, when executed by a processor, causes the processor to receive input from a user of the software, the input comprising data and a cache identifier. The processor also transfers the data and cache identifier to a circuit logic that is adapted to write to caches in a cache system coupled to the circuit logic. The processor also causes the circuit logic to write the data to a cache in the cache system that corresponds to the cache identifier.

    摘要翻译: 一种包含软件的信息载体介质,所述软件在被处理器执行时使所述处理器从所述软件的用户接收输入,所述输入包括数据和高速缓存标识符。 处理器还将数据和高速缓存标识符传送到适于写入耦合到电路逻辑的高速缓存系统中的高速缓存的电路逻辑。 处理器还使得电路逻辑将数据写入高速缓存系统中对应于高速缓存标识符的高速缓存。

    METHOD AND SYSTEM OF IDENTIFYING OVERLAYS USED BY A PROGRAM
    8.
    发明申请
    METHOD AND SYSTEM OF IDENTIFYING OVERLAYS USED BY A PROGRAM 有权
    识别程序使用覆盖的方法和系统

    公开(公告)号:US20070006172A1

    公开(公告)日:2007-01-04

    申请号:US11383424

    申请日:2006-05-15

    IPC分类号: G06F9/44

    CPC分类号: G06F9/445 G06F11/3636

    摘要: A method and system of identifying overlays used by a program. The overlays may be executable overlays (e.g., overlay programs and dynamically linked library programs), or the overlays may be data sets. Depending on the number of overlays and/or the type of information used to identify the overlays, an indication of the identity of the overlays may be written to a register (whose contents are inserted into the trace data stream), or the indication may comprise an entry in a log buffer and an index value written to the register (again whose contents are inserted into the trace data stream, and where the index value identifies the entry in the log buffer).

    摘要翻译: 识别程序使用的重叠的方法和系统。 覆盖可以是可执行覆盖(例如,覆盖程序和动态链接的库程序),或者覆盖可以是数据集。 取决于覆盖层的数量和/或用于标识覆盖层的信息的类型,覆盖层的标识的指示可被写入寄存器(其内容被插入到跟踪数据流中),或者该指示可以包括 日志缓冲区中的条目和写入寄存器的索引值(再次将其内容插入到跟踪数据流中,索引值标识日志缓冲区中的条目)。

    REAL-TIME MONITORING, ALIGNMENT, AND TRANSLATION OF CPU STALLS OR EVENTS
    9.
    发明申请
    REAL-TIME MONITORING, ALIGNMENT, AND TRANSLATION OF CPU STALLS OR EVENTS 有权
    CPU STALLS或事件的实时监控,对准和翻译

    公开(公告)号:US20060265577A1

    公开(公告)日:2006-11-23

    申请号:US11383361

    申请日:2006-05-15

    IPC分类号: G06F9/44

    CPC分类号: G01R31/31705 G06F11/3636

    摘要: A system and method of tracing a group of processor events in real-time in order to enable a programmer to debug and profile the operation and execution of code on the processor. This may be accomplished by running one or more traces on the same or different groups of processor events in order to gain a full understanding of how code is being executed by the processor.

    摘要翻译: 实时跟踪一组处理器事件的系统和方法,以使程序员能够对处理器上的代码的操作和执行进行调试和配置。 这可以通过在相同或不同的处理器事件组上运行一个或多个迹线来完成,以便充分了解处理器如何执行代码。

    PRIORITIZING CACHES HAVING A COMMON CACHE LEVEL
    10.
    发明申请
    PRIORITIZING CACHES HAVING A COMMON CACHE LEVEL 有权
    优先级高速缓存

    公开(公告)号:US20060259699A1

    公开(公告)日:2006-11-16

    申请号:US11383454

    申请日:2006-05-15

    IPC分类号: G06F12/00 G06F13/00

    CPC分类号: G06F12/0804 G06F12/0897

    摘要: An information carrier medium containing software that, when executed by a processor, causes the processor to receive information from circuit logic that is adapted to collect the information from caches having a common cache level. The software also causes the processor to prioritize the caches having the common cache level such that the caches are displayable as having different cache levels.

    摘要翻译: 一种包含软件的信息载体介质,所述软件在由处理器执行时使所述处理器从适于从具有公共高速缓存级别的高速缓存中收集信息的电路逻辑接收信息。 软件还使处理器对具有公共高速缓存级别的高速缓存进行优先级排列,使得高速缓存可显示为具有不同的高速缓存级别。