-
公开(公告)号:US12276993B2
公开(公告)日:2025-04-15
申请号:US17928174
申请日:2021-04-15
Applicant: QUALCOMM Incorporated
Inventor: Darshan Chandrashekhar Pande , Chulkyu Lee , Sajin V Mohamad , Suresh Naidu Lekkala
Abstract: In certain aspects, a voltage regulator includes a pass transistor coupled between an input of the voltage regulator and an output of the voltage regulator, and an amplifier having a first input coupled to a reference voltage, a second input coupled to the output of the voltage regulator via a feedback path, and an output. The voltage regulator also includes a voltage booster coupled between the output of the amplifier and a gate of the pass transistor. In certain aspects, the voltage booster includes a first capacitor and a second capacitor for double charge pumping. In certain aspects, a control circuit of the voltage booster is coupled to a voltage source that is independent of an output voltage of the amplifier.
-
公开(公告)号:US10965383B1
公开(公告)日:2021-03-30
申请号:US16732570
申请日:2020-01-02
Applicant: QUALCOMM Incorporated
Inventor: Suresh Naidu Lekkala , Sajin Mohamad
IPC: H03K17/00 , H04B14/04 , H03K19/0185
Abstract: Certain aspects of the present disclosure generally relate to a sampling circuit, such as a sampling circuit for a low-voltage differential signaling (LVDS) serializer/deserializer (SerDes) system. One example sampling circuit generally includes a latching circuit and a plurality of pass-gate transistors. The latching circuit includes differential inputs, differential outputs, a clocked input circuit coupled to the differential inputs, a first cross-coupled circuit coupled to the clocked input circuit, and a second cross-coupled circuit coupled to the first cross-coupled circuit, wherein the first and second cross-coupled circuits are coupled to the differential outputs of the latching circuit. Each pass-gate transistor is coupled between one of the differential inputs of the latching circuit and a corresponding differential input of the sampling circuit.
-
公开(公告)号:US11043948B1
公开(公告)日:2021-06-22
申请号:US16802684
申请日:2020-02-27
Applicant: QUALCOMM Incorporated
Inventor: Suresh Naidu Lekkala , Sajin Mohamad
IPC: H03K19/00 , H03F3/45 , H03K19/0185 , H03K19/003
Abstract: A bandwidth enhanced amplifier for high frequency CML To CMOS conversion is disclosed. In some implementations, an improved CML to CMOS converter includes a differential amplifier having a first and a second input transistors, and a first and a second load transistors. The first input transistor is coupled in series with the first load transistor, and the second input transistor is coupled in series with the second load transistor. The improved CML to CMOS converter further includes a first capacitor and a second capacitor. The first capacitor is coupled directly between a gate of the first input transistor and a gate of the first load transistor.
-
-