-
1.
公开(公告)号:US20080186789A1
公开(公告)日:2008-08-07
申请号:US12021317
申请日:2008-01-29
IPC分类号: G11C17/16
CPC分类号: G11C17/18
摘要: A first transistor is connected in series with one end of a fuse element. A second transistor is connected in series with the other end of the fuse element. A current flows through the fuse element when both the first and second transistors are turned on.
摘要翻译: 第一晶体管与保险丝元件的一端串联连接。 第二晶体管与保险丝元件的另一端串联连接。 当第一和第二晶体管都导通时,电流流过熔丝元件。
-
公开(公告)号:US20060158920A1
公开(公告)日:2006-07-20
申请号:US11324243
申请日:2006-01-04
IPC分类号: G11C17/00
CPC分类号: G11C17/18
摘要: An electrical fuse circuit of the present invention includes a plurality of electrical fuse cores (1) each of which has an electrical fuse element (3) and a switch transistor (4) connected in series with each other, and shift registers (2) connected to the plurality of electrical fuse cores (1) to program the electrical fuse elements (3). Program enable signals (Si) are sequentially generated and transferred by the shift registers (2), the switch transistors (4) are sequentially brought into conduct according to the program enable signals (Si) and the information of program data (Di), and the electrical fuse elements (3) are blown one by one.
摘要翻译: 本发明的电熔丝电路包括多个电熔丝芯(1),每个电熔丝芯具有彼此串联连接的电熔丝元件(3)和开关晶体管(4),并且移位寄存器(2)连接 到多个电熔丝芯(1)以编程电熔丝元件(3)。 程序使能信号(Si)由移位寄存器(2)依次产生和传送,开关晶体管(4)根据程序使能信号(Si)和程序数据(Di)的信息依次导通, 电熔丝元件(3)被一个接一个地吹出。
-
公开(公告)号:US20080036527A1
公开(公告)日:2008-02-14
申请号:US11882974
申请日:2007-08-08
IPC分类号: H01H37/76
摘要: The invention provides an electrical fuse device comprising: a plurality of fuse cores, each having an electrical fuse element and a switching element serially connected to the electrical fuse element; a program control circuit generating a program shift signal by sequentially shifting a program control transmission signal in synchronization with an effective program clock signal and subsequently generating a program signal to be sent to each of the switching elements in the plurality of fuse cores based on program data and the program shift signal; and a program clock control circuit controlling the conducting and non-conducting states of a program clock signal in accordance with a program clock enable signal and, when the program clock signal is in a conducting state, transmitting the program clock signal to the program control circuit as the effective program clock signal.
摘要翻译: 本发明提供一种电熔丝装置,包括:多个熔丝芯,每个熔丝芯具有电熔丝元件和串联连接到电熔丝元件的开关元件; 程序控制电路,通过与有效的程序时钟信号同步地依次移位程序控制传输信号并随后根据程序数据产生要发送到多个保险丝核心中的每一个开关元件的程序信号来产生程序移位信号 和程序移位信号; 以及程序时钟控制电路,其根据程序时钟使能信号控制编程时钟信号的导通状态和非导通状态,并且当所述程序时钟信号处于导通状态时,将所述程序时钟信号发送到所述程序控制电路 作为有效的程序时钟信号。
-
公开(公告)号:US07254079B2
公开(公告)日:2007-08-07
申请号:US11324243
申请日:2006-01-04
CPC分类号: G11C17/18
摘要: An electrical fuse circuit of the present invention includes a plurality of electrical fuse cores (1) each of which has an electrical fuse element (3) and a switch transistor (4) connected in series with each other, and shift registers (2) connected to the plurality of electrical fuse cores (1) to program the electrical fuse elements (3). Program enable signals (Si) are sequentially generated and transferred by the shift registers (2), the switch transistors (4) are sequentially brought into conduct according to the program enable signals (Si) and the information of program data (Di), and the electrical fuse elements (3) are blown one by one.
摘要翻译: 本发明的电熔丝电路包括多个电熔丝芯(1),每个电熔丝芯具有彼此串联连接的电熔丝元件(3)和开关晶体管(4),并且移位寄存器(2)连接 到多个电熔丝芯(1)以编程电熔丝元件(3)。 程序使能信号(Si)由移位寄存器(2)依次产生和传送,开关晶体管(4)根据程序使能信号(Si)和程序数据(Di)的信息依次导通, 电熔丝元件(3)被一个接一个地吹出。
-
5.
公开(公告)号:US07791973B2
公开(公告)日:2010-09-07
申请号:US12021317
申请日:2008-01-29
IPC分类号: G11C17/18
CPC分类号: G11C17/18
摘要: A first transistor is connected in series with one end of a fuse element. A second transistor is connected in series with the other end of the fuse element. A current flows through the fuse element when both the first and second transistors are turned on.
摘要翻译: 第一晶体管与保险丝元件的一端串联连接。 第二晶体管与保险丝元件的另一端串联连接。 当第一和第二晶体管都导通时,电流流过熔丝元件。
-
公开(公告)号:US07622982B2
公开(公告)日:2009-11-24
申请号:US11882974
申请日:2007-08-08
IPC分类号: H01H37/76
摘要: The invention provides an electrical fuse device comprising: a plurality of fuse cores, each having an electrical fuse element and a switching element serially connected to the electrical fuse element; a program control circuit generating a program shift signal by sequentially shifting a program control transmission signal in synchronization with an effective program clock signal and subsequently generating a program signal to be sent to each of the switching elements in the plurality of fuse cores based on program data and the program shift signal; and a program clock control circuit controlling the conducting and non-conducting states of a program clock signal in accordance with a program clock enable signal and, when the program clock signal is in a conducting state, transmitting the program clock signal to the program control circuit as the effective program clock signal.
摘要翻译: 本发明提供一种电熔丝装置,包括:多个熔丝芯,每个熔丝芯具有电熔丝元件和串联连接到电熔丝元件的开关元件; 程序控制电路,通过与有效的程序时钟信号同步地依次移位程序控制传输信号并随后根据程序数据产生要发送到多个保险丝核心中的每一个开关元件的程序信号来产生程序移位信号 和程序移位信号; 以及程序时钟控制电路,其根据程序时钟使能信号控制编程时钟信号的导通状态和非导通状态,并且当所述程序时钟信号处于导通状态时,将所述程序时钟信号发送到所述程序控制电路 作为有效的程序时钟信号。
-
公开(公告)号:US07397720B2
公开(公告)日:2008-07-08
申请号:US11501039
申请日:2006-08-09
申请人: Shinichi Sumi , Hirohito Kikukawa , Yasuhiro Agata , Masanori Shirahama , Toshiaki Kawasaki , Ryuji Nishihara , Yasue Yamamoto
发明人: Shinichi Sumi , Hirohito Kikukawa , Yasuhiro Agata , Masanori Shirahama , Toshiaki Kawasaki , Ryuji Nishihara , Yasue Yamamoto
CPC分类号: G11C17/16 , G11C17/165 , G11C29/027 , G11C29/785 , G11C2229/763
摘要: Electrical fuse blocks (100) of a plurality of stages are provided each of which includes a plurality of electrical fuse cores (101). The electrical fuse block (100) includes a program shift register block (103) made up of shift registers (107) which are disposed for the respective electrical fuse cores (101), sequentially transmit program enable signal FPGI, and output the program enable signal FPGI to the NMOS transistors (105) of the electrical fuse cores (101). When performing programming according to programming decision signal PBn, the program shift register block (103) transmits the program enable signal FPGI. When not performing programming, the program shift register block (103) skips the program enable signal FPGI.
摘要翻译: 提供多级的电熔丝块(100),每个级包括多个电熔丝芯(101)。 电熔丝块(100)包括由移位寄存器(107)构成的程序移位寄存器块(103),它们被设置用于相应的电熔丝芯(101),顺序发送编程使能信号FPGI,并输出编程使能信号 FPGI连接到电熔丝芯(101)的NMOS晶体管(105)。 当根据编程判定信号PBn执行编程时,程序移位寄存器块(103)发送程序使能信号FPGI。 当不执行编程时,程序移位寄存器块(103)跳过编程使能信号FPGI。
-
公开(公告)号:US20070097573A1
公开(公告)日:2007-05-03
申请号:US11526816
申请日:2006-09-26
申请人: Yasuhiro Agata , Toshiaki Kawasaki , Masanori Shirahama , Ryuji Nishihara , Shinichi Sumi , Yasue Yamamoto , Hirohito Kikukawa
发明人: Yasuhiro Agata , Toshiaki Kawasaki , Masanori Shirahama , Ryuji Nishihara , Shinichi Sumi , Yasue Yamamoto , Hirohito Kikukawa
IPC分类号: H02H3/20
CPC分类号: G11C5/063 , G11C5/14 , G11C17/165 , G11C17/18 , H01L2924/0002 , H01L2924/00
摘要: A system LSI includes an input/output section and a logic circuit section. The input/output section includes an I/O power source cell having a supply voltage higher than a power source for the logic circuit section and a plurality of I/O cells in each of which an I/O power source line is provided for supplying source power from the I/O power source cell. The logic circuit section includes an I/O power consuming circuit which uses the I/O power source cell as a power source. The I/O power consuming circuit is connected to a line leading from an I/O power source line in at least one of the plurality of I/O cells.
摘要翻译: 系统LSI包括输入/输出部分和逻辑电路部分。 输入/输出部分包括具有高于用于逻辑电路部分的电源的电源电压的I / O电源单元和设置有I / O电源线的多个I / O单元,用于提供 来自I / O电源单元的源电源。 逻辑电路部分包括使用I / O电源单元作为电源的I / O功耗电路。 I / O消耗电路连接到从多个I / O单元中的至少一个中的I / O电源线引出的线。
-
公开(公告)号:US07884642B2
公开(公告)日:2011-02-08
申请号:US12722317
申请日:2010-03-11
申请人: Yasuhiro Agata , Toshiaki Kawasaki , Masanori Shirahama , Ryuji Nishihara , Shinichi Sumi , Yasue Yamamoto , Hirohito Kikukawa
发明人: Yasuhiro Agata , Toshiaki Kawasaki , Masanori Shirahama , Ryuji Nishihara , Shinichi Sumi , Yasue Yamamoto , Hirohito Kikukawa
IPC分类号: H03K19/173
CPC分类号: G11C5/063 , G11C5/14 , G11C17/165 , G11C17/18 , H01L2924/0002 , H01L2924/00
摘要: A system LSI includes an input/output section and a logic circuit section. The input/output section includes an I/O power source cell having a supply voltage higher than a power source for the logic circuit section and a plurality of I/O cells in each of which an I/O power source line is provided for supplying source power from the I/O power source cell. The logic circuit section includes an I/O power consuming circuit which uses the I/O power source cell as a power source. The I/O power consuming circuit is connected to a line leading from an I/O power source line in at least one of the plurality of I/O cells.
摘要翻译: 系统LSI包括输入/输出部分和逻辑电路部分。 输入/输出部分包括具有高于用于逻辑电路部分的电源的电源电压的I / O电源单元和设置有I / O电源线的多个I / O单元,用于提供 来自I / O电源单元的源电源。 逻辑电路部分包括使用I / O电源单元作为电源的I / O功耗电路。 I / O消耗电路连接到从多个I / O单元中的至少一个中的I / O电源线引出的线。
-
公开(公告)号:US07696779B2
公开(公告)日:2010-04-13
申请号:US11526816
申请日:2006-09-26
申请人: Yasuhiro Agata , Toshiaki Kawasaki , Masanori Shirahama , Ryuji Nishihara , Shinichi Sumi , Yasue Yamamoto , Hirohito Kikukawa
发明人: Yasuhiro Agata , Toshiaki Kawasaki , Masanori Shirahama , Ryuji Nishihara , Shinichi Sumi , Yasue Yamamoto , Hirohito Kikukawa
IPC分类号: H03K19/173
CPC分类号: G11C5/063 , G11C5/14 , G11C17/165 , G11C17/18 , H01L2924/0002 , H01L2924/00
摘要: A system LSI includes an input/output section and a logic circuit section. The input/output section includes an I/O power source cell having a supply voltage higher than a power source for the logic circuit section and a plurality of I/O cells in each of which an I/O power source line is provided for supplying source power from the I/O power source cell. The logic circuit section includes an I/O power consuming circuit which uses the I/O power source cell as a power source. The I/O power consuming circuit is connected to a line leading from an I/O power source line in at least one of the plurality of I/O cells.
摘要翻译: 系统LSI包括输入/输出部分和逻辑电路部分。 输入/输出部分包括具有高于用于逻辑电路部分的电源的电源电压的I / O电源单元和设置有I / O电源线的多个I / O单元,用于提供 来自I / O电源单元的源电源。 逻辑电路部分包括使用I / O电源单元作为电源的I / O功耗电路。 I / O消耗电路连接到从多个I / O单元中的至少一个中的I / O电源线引出的线。
-
-
-
-
-
-
-
-
-