-
公开(公告)号:US20230088264A1
公开(公告)日:2023-03-23
申请号:US17839413
申请日:2022-06-13
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: SANGCHEON PARK , HEONWOO KIM , SUNGWOO PARK , CHAJEA JO
IPC: H01L23/498 , H01L23/00
Abstract: A semiconductor package includes an interposer substrate on a package substrate. The interposer substrate includes an upper pad on an upper surface of the insulating layer, a lower pad on a lower surface of the insulating layer, and a redistribution structure penetrating the insulating layer between the upper surface and the lower surface to connect the upper pad and the lower pad. A semiconductor chip is disposed above the interposer substrate and connected to the upper pad, and a connection bump directly contacts a lower surface of the lower pad. The redistribution structure includes redistribution layers and redistribution vias connected to the redistribution layers, wherein each of the redistribution layers and each of the redistribution vias includes a metal material layer and a plating seed layer, and the lower pad directly contacts the plating seed layer.
-
公开(公告)号:US20220392844A1
公开(公告)日:2022-12-08
申请号:US17535887
申请日:2021-11-26
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: HEONWOO KIM
IPC: H01L23/538 , H01L25/065 , H01L23/31 , H01L23/12
Abstract: A semiconductor package includes; an interposer mounted on a package substrate, a first semiconductor device and a second semiconductor device mounted on the interposer, a molding member including an outer side wall portion covering an outer side surface of the first semiconductor device, and a lower portion covering at least a portion of an upper surface of the interposer, and a capping structure including an outer side wall portion covering the outer side wall portion of the molding member.
-
公开(公告)号:US20220392878A1
公开(公告)日:2022-12-08
申请号:US17585122
申请日:2022-01-26
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: SUNGWOO PARK , HEONWOO KIM , SANGCHEON PARK , WONIL LEE
IPC: H01L25/10 , H01L23/538 , H01L23/00 , H01L25/065
Abstract: A semiconductor device including an interposer including a central region and an edge region entirely surrounding the central region, wherein the interposer includes a wiring structure disposed in the first region and a metal structure disposed continuously within the entirety of the second region, a first semiconductor chip mounted in the central region and connected to the wiring structure, and a second semiconductor chip mounted in the central region adjacent to the first semiconductor chip and connected to the second wiring structure.
-
-