-
公开(公告)号:US09197197B2
公开(公告)日:2015-11-24
申请号:US14050203
申请日:2013-10-09
Applicant: STMicroelectronics S.A. , Mentor Graphics Corporation
Inventor: Anna Asquini , Vincent Vallet
IPC: H03L7/00 , H03K3/017 , H03K5/1252 , G06F1/10 , G06F1/12
CPC classification number: H03K3/017 , G06F1/10 , G06F1/12 , H03K5/1252
Abstract: A duty cycle protection circuit including a first synchronous device adapted to receive a first clock signal on an input line and to generate a first clock transition of a second clock signal in response to a first clock transition of the first clock signal; and reset circuitry coupled to the input line and adapted to generate a second clock transition of the second clock signal by resetting the first synchronous device a time delay after the first clock transition of the first clock signal.
Abstract translation: 一种占空比保护电路,包括适于在输入线路上接收第一时钟信号的第一同步装置,并且响应于第一时钟信号的第一时钟转换而产生第二时钟信号的第一时钟转变; 以及复位电路,其耦合到所述输入线并且适于通过在所述第一时钟信号的所述第一时钟转换之后复位所述第一同步器件时间延迟来产生所述第二时钟信号的第二时钟转变。
-
公开(公告)号:US20140103972A1
公开(公告)日:2014-04-17
申请号:US14050203
申请日:2013-10-09
Applicant: MentorGraphics Corporation , STMicroelectronics S.A.
Inventor: Anna Asquini , Vincent Vallet
IPC: H03K3/017
CPC classification number: H03K3/017 , G06F1/10 , G06F1/12 , H03K5/1252
Abstract: A duty cycle protection circuit including a first synchronous device adapted to receive a first clock signal on an input line and to generate a first clock transition of a second clock signal in response to a first clock transition of the first clock signal; and reset circuitry coupled to the input line and adapted to generate a second clock transition of the second clock signal by resetting the first synchronous device a time delay after the first clock transition of the first clock signal.
Abstract translation: 一种占空比保护电路,包括适于在输入线路上接收第一时钟信号的第一同步装置,并且响应于第一时钟信号的第一时钟转换而产生第二时钟信号的第一时钟转变; 以及复位电路,其耦合到所述输入线并且适于通过在所述第一时钟信号的所述第一时钟转换之后复位所述第一同步器件时间延迟来产生所述第二时钟信号的第二时钟转变。
-