-
公开(公告)号:US07102085B2
公开(公告)日:2006-09-05
申请号:US10103039
申请日:2002-03-22
申请人: Sumio Ohta , Mitsuru Tamaki , Yukihiro Kimura
发明人: Sumio Ohta , Mitsuru Tamaki , Yukihiro Kimura
IPC分类号: H05K1/16
CPC分类号: H05K1/0231 , H01L23/49833 , H01L23/642 , H01L24/81 , H01L2224/05568 , H01L2224/05573 , H01L2224/16 , H01L2224/16235 , H01L2224/81801 , H01L2924/00014 , H01L2924/01004 , H01L2924/01005 , H01L2924/01006 , H01L2924/01029 , H01L2924/0103 , H01L2924/01033 , H01L2924/01046 , H01L2924/01047 , H01L2924/0105 , H01L2924/01051 , H01L2924/01056 , H01L2924/01057 , H01L2924/01078 , H01L2924/01079 , H01L2924/01082 , H01L2924/014 , H01L2924/12042 , H01L2924/14 , H01L2924/19041 , H01L2924/19042 , H01L2924/19043 , H01L2924/19106 , H01L2924/30107 , H01L2924/3511 , H05K1/186 , H05K3/4602 , H01L2924/00 , H01L2224/05599
摘要: A wiring substrate is configured such that a build-up layer is formed only on a front surface (a single side) of a core substrate and such that the distance between a semiconductor device mounted on the front surface thereof and an electronic component mounted on the back surface thereof or incorporated therein behind the back surface is reduced to thereby enhance electrical characteristics of an electrically continuous path therebetween, and whose overall strength is enhanced so as not to be prone to deflection or warpage. The wiring substrate includes a relatively thin first core substrate 2 having a front surface 3 and a back surface 4; a relatively thick second core substrate 6 superposed on the back surface 4 of the first core substrate 2 and having a through opening 9 formed therein, the first substrate 2 and the through opening 9 defining a recess 9; and a build-up layer BU formed on the front surface 3 of the first core substrate 2 and including wiring layers 16 and 25 and dielectric layers 23 and 26.