-
公开(公告)号:US10956169B2
公开(公告)日:2021-03-23
申请号:US15087856
申请日:2016-03-31
Applicant: Texas Instruments Incorporated
Inventor: Yogesh Vikram Marathe , Kedar Satish Chitnis , Rishabh Garg
IPC: G06F9/4401
Abstract: An embedded multiprocessor system is provided that includes a multiprocessor system on a chip (SOC), a memory coupled to the multiprocessor SOC, the memory storing application software partitioned into an initial boot stage and at least one additional boot stage, and a secondary boot loader configured to boot load the initial boot stage on at least one processor of the multiprocessor SOC, wherein the initial boot stage begins executing and flow of data from the initial boot stage to the at least one additional boot stage is disabled, wherein the application software is configured to boot load a second boot stage of the at least one additional boot stage on at least one other processor of the multiprocessor SOC and to enable flow of data between the initial boot stage and the second boot stage.
-
公开(公告)号:US11681534B2
公开(公告)日:2023-06-20
申请号:US17209333
申请日:2021-03-23
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Yogesh Vikram Marathe , Kedar Satish Chitnis , Rishabh Garg
IPC: G06F9/4401
CPC classification number: G06F9/4401 , G06F9/4405
Abstract: An embedded multiprocessor system is provided that includes a multiprocessor system on a chip (SOC), a memory coupled to the multiprocessor SOC, the memory storing application software partitioned into an initial boot stage and at least one additional boot stage, and a secondary boot loader configured to boot load the initial boot stage on at least one processor of the multiprocessor SOC, wherein the initial boot stage begins executing and flow of data from the initial boot stage to the at least one additional boot stage is disabled, wherein the application software is configured to boot load a second boot stage of the at least one additional boot stage on at least one other processor of the multiprocessor SOC and to enable flow of data between the initial boot stage and the second boot stage.
-
公开(公告)号:US20210232406A1
公开(公告)日:2021-07-29
申请号:US17209333
申请日:2021-03-23
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Yogesh Vikram Marathe , Kedar Satish Chitnis , Rishabh Garg
IPC: G06F9/4401
Abstract: An embedded multiprocessor system is provided that includes a multiprocessor system on a chip (SOC), a memory coupled to the multiprocessor SOC, the memory storing application software partitioned into an initial boot stage and at least one additional boot stage, and a secondary boot loader configured to boot load the initial boot stage on at least one processor of the multiprocessor SOC, wherein the initial boot stage begins executing and flow of data from the initial boot stage to the at least one additional boot stage is disabled, wherein the application software is configured to boot load a second boot stage of the at least one additional boot stage on at least one other processor of the multiprocessor SOC and to enable flow of data between the initial boot stage and the second boot stage.
-
公开(公告)号:US11748599B2
公开(公告)日:2023-09-05
申请号:US16797871
申请日:2020-02-21
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Kumar Desappan , Mihir Narendra Mody , Pramod Kumar Swami , Anshu Jain , Rishabh Garg
IPC: G06F12/00 , G06N3/063 , G06T1/60 , G06F12/0804 , G06N3/08
CPC classification number: G06N3/063 , G06F12/0804 , G06N3/08 , G06T1/60
Abstract: Techniques including receiving a first set of values for processing by a machine learning (ML) network, storing a first portion of the first set of values in an on-chip memory, processing the first portion of the first set of values in a first layer of the ML network to generate a second portion of a second set of values, overwriting the stored first portion with the generated second portion, processing the second portion in a second layer of the ML network to generate a third portion of a third set of values, storing the third portion, repeating the steps of storing the first portion, processing the first portion, overwriting the stored first portion, processing the second portion, and storing the third portion for a fourth portion of the first set of values until all portions of the first set of values are processed to generate the third set of values.
-
公开(公告)号:US20170123810A1
公开(公告)日:2017-05-04
申请号:US15087856
申请日:2016-03-31
Applicant: Texas Instruments Incorporated
Inventor: Yogesh Vikram Marathe , Kedar Satish Chitnis , Rishabh Garg
CPC classification number: G06F9/4401 , G06F9/4405
Abstract: An embedded multiprocessor system is provided that includes a multiprocessor system on a chip (SOC), a memory coupled to the multiprocessor SOC, the memory storing application software partitioned into an initial boot stage and at least one additional boot stage, and a secondary boot loader configured to boot load the initial boot stage on at least one processor of the multiprocessor SOC, wherein the initial boot stage begins executing and flow of data from the initial boot stage to the at least one additional boot stage is disabled, wherein the application software is configured to boot load a second boot stage of the at least one additional boot stage on at least one other processor of the multiprocessor SOC and to enable flow of data between the initial boot stage and the second boot stage.
-
-
-
-