-
1.
公开(公告)号:US08999830B2
公开(公告)日:2015-04-07
申请号:US14135520
申请日:2013-12-19
发明人: Po-Jui Liao , Tsung-Lung Tsai , Chien-Ting Lin , Shao-Hua Hsu , Yeng-Peng Wang , Chun-Hsien Lin , Chan-Lon Yang , Guang-Yaw Hwang , Shin-Chi Chen , Hung-Ling Shih , Jiunn-Hsiung Liao , Chia-Wen Liang
IPC分类号: H01L21/3205 , H01L29/78 , H01L29/66 , H01L21/8238
CPC分类号: H01L29/78 , H01L21/823842 , H01L21/82385 , H01L29/66545
摘要: A method of manufacturing a semiconductor device having metal gate includes providing a substrate having a first transistor and a second transistor formed thereon, the first transistor having a first gate trench formed therein, forming a first work function metal layer in the first gate trench, forming a sacrificial masking layer in the first gate trench, removing a portion of the sacrificial masking layer to expose a portion of the first work function metal layer, removing the exposed first function metal layer to form a U-shaped work function metal layer in the first gate trench, and removing the sacrificial masking layer. The first transistor includes a first conductivity type and the second transistor includes a second conductivity type. The first conductivity type and the second conductivity type are complementary.
摘要翻译: 一种制造具有金属栅极的半导体器件的方法包括:提供具有形成在其上的第一晶体管和第二晶体管的衬底,所述第一晶体管具有形成在其中的第一栅极沟槽,在所述第一栅极沟槽中形成第一功函数金属层, 在第一栅极沟槽中的牺牲掩模层,去除牺牲掩模层的一部分以暴露第一功函数金属层的一部分,去除暴露的第一功能金属层,以在第一栅极沟槽中的第一栅极沟槽中形成U形功函数金属层 栅极沟槽,以及去除牺牲掩模层。 第一晶体管包括第一导电类型,第二晶体管包括第二导电类型。 第一导电类型和第二导电类型是互补的。
-
2.
公开(公告)号:US08952451B2
公开(公告)日:2015-02-10
申请号:US14135588
申请日:2013-12-20
发明人: Po-Jui Liao , Tsung-Lung Tsai , Chien-Ting Lin , Shao-Hua Hsu , Yeng-Peng Wang , Chun-Hsien Lin , Chan-Lon Yang , Guang-Yaw Hwang , Shin-Chi Chen , Hung-Ling Shih , Jiunn-Hsiung Liao , Chia-Wen Liang
IPC分类号: H01L29/66 , H01L29/78 , H01L21/8238
CPC分类号: H01L29/78 , H01L21/823842 , H01L21/82385 , H01L29/66545
摘要: A semiconductor device having a metal gate includes a substrate having a first gate trench and a second gate trench formed thereon, a gate dielectric layer respectively formed in the first gate trench and the second gate trench, a first work function metal layer formed on the gate dielectric layer in the first gate trench and the second gate trench, a second work function metal layer respectively formed in the first gate trench and the second gate trench, and a filling metal layer formed on the second work function metal layer. An opening width of the second gate trench is larger than an opening width of the first gate trench. An upper area of the second work function metal layer in the first gate trench is wider than a lower area of the second work function metal layer in the first gate trench.
摘要翻译: 具有金属栅极的半导体器件包括具有形成在其上的第一栅极沟槽和第二栅极沟槽的衬底,分别形成在第一栅极沟槽和第二栅极沟槽中的栅极电介质层,形成在栅极上的第一功函数金属层 第一栅极沟槽和第二栅极沟槽中的介电层,分别形成在第一栅极沟槽和第二栅极沟槽中的第二功函数金属层和形成在第二功函数金属层上的填充金属层。 第二栅极沟槽的开口宽度大于第一栅极沟槽的开口宽度。 第一栅极沟槽中的第二功函数金属层的上部区域比第一栅极沟槽中的第二功函数金属层的下部区域宽。
-
3.
公开(公告)号:US20140103443A1
公开(公告)日:2014-04-17
申请号:US14135588
申请日:2013-12-20
发明人: Po-Jui Liao , Tsung-Lung Tsai , Chien-Ting Lin , Shao-Hua Hsu , Yeng-Peng Wang , Chun-Hsien Lin , Chan-Lon Yang , Guang-Yaw Hwang , Shin-Chi Chen , Hung-Ling Shih , Jiunn-Hsiung Liao , Chia-Wen Liang
IPC分类号: H01L29/78
CPC分类号: H01L29/78 , H01L21/823842 , H01L21/82385 , H01L29/66545
摘要: A semiconductor device having a metal gate includes a substrate having a first gate trench and a second gate trench formed thereon, a gate dielectric layer respectively formed in the first gate trench and the second gate trench, a first work function metal layer formed on the gate dielectric layer in the first gate trench and the second gate trench, a second work function metal layer respectively formed in the first gate trench and the second gate trench, and a filling metal layer formed on the second work function metal layer. An opening width of the second gate trench is larger than an opening width of the first gate trench. An upper area of the second work function metal layer in the first gate trench is wider than a lower area of the second work function metal layer in the first gate trench.
摘要翻译: 具有金属栅极的半导体器件包括具有形成在其上的第一栅极沟槽和第二栅极沟槽的衬底,分别形成在第一栅极沟槽和第二栅极沟槽中的栅极电介质层,形成在栅极上的第一功函数金属层 第一栅极沟槽和第二栅极沟槽中的介电层,分别形成在第一栅极沟槽和第二栅极沟槽中的第二功函数金属层和形成在第二功函数金属层上的填充金属层。 第二栅极沟槽的开口宽度大于第一栅极沟槽的开口宽度。 第一栅极沟槽中的第二功函数金属层的上部区域比第一栅极沟槽中的第二功函数金属层的下部区域宽。
-
4.
公开(公告)号:US20140127892A1
公开(公告)日:2014-05-08
申请号:US14135520
申请日:2013-12-19
发明人: Po-Jui Liao , Tsung-Lung Tsai , Chien-Ting Lin , Shao-Hua Hsu , Yeng-Peng Wang , Chun-Hsien Lin , Chan-Lon Yang , Guang-Yaw Hwang , Shin-Chi Chen , Hung-Ling Shih , Jiunn-Hsiung Liao , Chia-Wen Liang
IPC分类号: H01L21/8238
CPC分类号: H01L29/78 , H01L21/823842 , H01L21/82385 , H01L29/66545
摘要: A method of manufacturing a semiconductor device having metal gate includes providing a substrate having a first transistor and a second transistor formed thereon, the first transistor having a first gate trench formed therein, forming a first work function metal layer in the first gate trench, forming a sacrificial masking layer in the first gate trench, removing a portion of the sacrificial masking layer to expose a portion of the first work function metal layer, removing the exposed first function metal layer to form a U-shaped work function metal layer in the first gate trench, and removing the sacrificial masking layer. The first transistor includes a first conductivity type and the second transistor includes a second conductivity type. The first conductivity type and the second conductivity type are complementary.
摘要翻译: 一种制造具有金属栅极的半导体器件的方法包括:提供具有形成在其上的第一晶体管和第二晶体管的衬底,所述第一晶体管具有形成在其中的第一栅极沟槽,在所述第一栅极沟槽中形成第一功函数金属层, 在第一栅极沟槽中的牺牲掩模层,去除牺牲掩模层的一部分以暴露第一功函数金属层的一部分,去除暴露的第一功能金属层,以在第一栅极沟槽中的第一栅极沟槽中形成U形功函数金属层 栅极沟槽,以及去除牺牲掩模层。 第一晶体管包括第一导电类型,第二晶体管包括第二导电类型。 第一导电类型和第二导电类型是互补的。
-
-
-