-
公开(公告)号:WO2019055598A1
公开(公告)日:2019-03-21
申请号:PCT/US2018/050805
申请日:2018-09-13
Applicant: QUALCOMM INCORPORATED
Inventor: PRIYADARSHI, Shivam , ZAHEDI, SeyedMajid , HOWER, Derek, Robert , WALDSPURGER, Carl, Alan , BRIDGES, Jeffrey, Todd , PATEL, Sanjay, Bhikhubhai , TARR, Gabriel, Martel , LIN, Chih, Kang , WELLS, Ryan, Donovan , CAIN, III, Harold, Wade
IPC: G06F1/32
CPC classification number: G06F1/324 , G06F1/3206 , G06F1/3296
Abstract: Allocating power between multiple central processing units (CPUs) in a multi-CPU processor based on total current availability and individual CPU quality-of-service (QoS) requirements is disclosed. Current from a power rail is allocated to CPUs by a global current manger (GCM) circuit related to performance criteria set by CPUs. The CPUs can request increased current allocation from the GCM circuit, such as in response to executing a higher performance task. If the increased current allocation request keeps total current on the power rail within its maximum rail current limit, the GCM circuit approves the request to allow the CPU increased current allocation. This can allow CPUs executing higher performance tasks to have a larger current allocation than CPUs executing lower performance tasks without the maximum rail current limit being exceeded, and without having to necessarily lower voltage of the power rail, which could unnecessarily lower performance of all CPUs.