Invention Grant
- Patent Title: Techniques to mitigate bias drift for a memory device
-
Application No.: US15415690Application Date: 2017-01-25
-
Publication No.: US10026460B2Publication Date: 2018-07-17
- Inventor: Rakesh Jeyasingh , Nevil N. Gajera , Mase J. Taub , Kiran Pangal
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Compass IP Law PC
- Main IPC: G11C13/00
- IPC: G11C13/00 ; G11C7/12 ; G11C11/56

Abstract:
Examples may include techniques to mitigate bias drift for memory cells of a memory device. A first memory cell coupled with a first word-line and a bit-line is selected for a write operation. A second memory cell coupled with a second word-line and the bit-line is de-selected for the write operation. First and second bias voltages are applied to the first word-line and the bit-line during the write operation to program the first memory cell. A third bias voltage is applied to the second word-line during the write operation to reduce or mitigate voltage bias to the second memory cell due to the second bias voltage applied to the bit-line to program the first memory cell.
Public/Granted literature
- US20170287533A1 TECHNIQUES TO MITIGATE BIAS DRIFT FOR A MEMORY DEVICE Public/Granted day:2017-10-05
Information query