Invention Grant
- Patent Title: Programmable clock divider
-
Application No.: US15297537Application Date: 2016-10-19
-
Publication No.: US10177773B2Publication Date: 2019-01-08
- Inventor: Nitin Gupta , Jeet Narayan Tiwari
- Applicant: STMicroelectronics International N.V.
- Applicant Address: NL Amsterdam
- Assignee: STMicroelectronics International N.V.
- Current Assignee: STMicroelectronics International N.V.
- Current Assignee Address: NL Amsterdam
- Agency: Slater Matsil, LLP
- Main IPC: H03K21/00
- IPC: H03K21/00 ; H03K23/00 ; H03L7/197 ; H03K19/20 ; H03K21/10 ; H03K23/70 ; H03K23/66 ; H03K23/68

Abstract:
In accordance with an embodiment, a circuit includes an input clock terminal, an output clock terminal, a first input data terminal, and a set of input data terminals having a number of terminals. A divide-by-two block is coupled to the output clock terminal. A modular one-shot clock divider is coupled between the input clock terminal and the divide-by-two block. The modular one-shot clock divider is further coupled to the set of input data terminals. An intermediate clock generation block is coupled between the input clock terminal and the modular one-shot clock divider. The intermediate clock generation block includes a first digital logic block coupled between the input clock terminal and the modular one-shot clock divider. The first digital logic block is further coupled to the first input data terminal, and a clock-blocking block is coupled between the divide-by-two block and the first digital logic block.
Public/Granted literature
- US20180109266A1 Programmable Clock Divider Public/Granted day:2018-04-19
Information query