Invention Grant
- Patent Title: Block by deck operations for NAND memory
-
Application No.: US15836124Application Date: 2017-12-08
-
Publication No.: US10325665B2Publication Date: 2019-06-18
- Inventor: Richard Fastow , Xin Sun , Uday Chandrasekhar , Krishna K. Parat , Camila Jaramillo , Purval S. Sule , Aliasgar S. Madraswala
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Schwabe, Williamson & Wyatt, P.C.
- Main IPC: G11C5/14
- IPC: G11C5/14 ; G11C16/28 ; G11C16/16 ; G11C16/34 ; G11C11/4074 ; G11C16/04

Abstract:
A controller for a NAND memory array is presented. In embodiments, the controller may include circuitry to provide bias voltages to a NAND memory array that includes two or more decks of memory cells, and an output interface coupled to the circuitry and to wordlines (WLs) of the memory array. In embodiments, the circuitry, in a deck erase operation may: apply a first set of bias voltages via the output interface to active WLs of at least a first deck of the two or more decks of memory cells to be erased; and apply a second set of bias voltages via the output interface to active WLs of at least a second deck of the two or more decks of memory cells not to be erased, wherein the first set of bias voltages is lower than the second set of bias voltages.
Public/Granted literature
- US20190043591A1 BLOCK BY DECK OPERATIONS FOR NAND MEMORY Public/Granted day:2019-02-07
Information query