Invention Grant
- Patent Title: Clock tree structure in a memory system
-
Application No.: US15693027Application Date: 2017-08-31
-
Publication No.: US10339075B2Publication Date: 2019-07-02
- Inventor: Roy E. Greeff , George Pax , Timothy Mowry Hollis
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Schwegman Lundberg & Woessner, P.A.
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G06F13/16 ; G06F1/10 ; G06F13/40 ; G06F13/42

Abstract:
A computing system including multiple integrated circuit memory devices is described. One or more command and address buses are connected to the memory devices to transmit command and address signals to each memory device. Multiple clock lines are connected to the multiple memory devices in a tree structure to transmit multiple clock signals to these memory devices. The tree structure allows each distributed clock signal to be individually trained such that the multiple clock signals provide each memory device with a clock signal that is temporally aligned with the command and address signals as received by that memory device.
Public/Granted literature
- US20190064871A1 CLOCK TREE STRUCTURE IN A MEMORY SYSTEM Public/Granted day:2019-02-28
Information query