Invention Grant
- Patent Title: High-throughput low-latency hybrid memory module
-
Application No.: US16042374Application Date: 2018-07-23
-
Publication No.: US10379752B2Publication Date: 2019-08-13
- Inventor: Aws Shallal , Michael Miller , Stephen Horn
- Applicant: Rambus Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: Rambus Inc.
- Current Assignee: Rambus Inc.
- Current Assignee Address: US CA Sunnyvale
- Agency: Lowenstein Sandler LLP
- Main IPC: G06F3/06
- IPC: G06F3/06 ; G11C14/00 ; G06F12/14 ; G06F11/00 ; G11C5/04 ; G11C11/00 ; G06F12/0802 ; G06F13/16 ; G11C7/10

Abstract:
Disclosed herein are techniques for implementing high-throughput low-latency hybrid memory modules with improved data backup and restore throughput, enhanced non-volatile memory controller (NVC) resource access, and enhanced mode register setting programmability. Embodiments comprise a command replicator to generate sequences of one or more DRAM read and/or write and/or other commands to be executed in response to certain local commands from a non-volatile memory controller (NVC) during data backup and data restore operations. Other embodiments comprise an access engine to enable an NVC in a host control mode to trigger entry into a special mode and issue commands to access a protected register space. Some embodiments comprise a mode register controller to capture and store the data comprising mode register setting commands issued during a host control mode, such that an NVC can program the DRAM mode registers in an NVC control mode.
Public/Granted literature
- US20190042105A1 HIGH-THROUGHPUT LOW-LATENCY HYBRID MEMORY MODULE Public/Granted day:2019-02-07
Information query