Invention Grant
- Patent Title: Flexible DLL (delay locked loop) calibration
-
Application No.: US14998185Application Date: 2015-12-26
-
Publication No.: US10381055B2Publication Date: 2019-08-13
- Inventor: Shekoufeh Qawami , Michael J Allen , Rajesh Sundaram
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Compass IP Law PC
- Main IPC: G11C7/22
- IPC: G11C7/22 ; G11C29/02 ; G11C29/12 ; G06F13/16

Abstract:
A memory device performs DLL (delay locked loop) calibration in accordance with a DLL calibration mode configured for the memory device. A host controller can configure the calibration mode based on operating conditions for the memory device. The memory device includes an input/output (I/O) interface circuit and a delay locked loop (DLL) circuit coupled to control I/O timing of the I/O interface. A control circuit of the memory device selectively enables and disables DLL calibration in accordance with the DLL calibration mode. When selectively enabled, the DLL calibration is to operate at a time interval identified by the DLL calibration mode, and when selectively disabled, the DLL calibration is to cease or refrain from DLL calibration operations.
Public/Granted literature
- US20170186471A1 FLEXIBLE DLL (DELAY LOCKED LOOP) CALIBRATION Public/Granted day:2017-06-29
Information query