Invention Grant
- Patent Title: Dynamic power reduction in circuit designs and circuits
-
Application No.: US15266827Application Date: 2016-09-15
-
Publication No.: US10387600B2Publication Date: 2019-08-20
- Inventor: Chaithanya Dudha , Krishna Garlapati
- Applicant: Xilinx, Inc.
- Applicant Address: US CA San Jose
- Assignee: XILINX, INC.
- Current Assignee: XILINX, INC.
- Current Assignee Address: US CA San Jose
- Agent Kevin T. Cuenot
- Main IPC: G06F17/50
- IPC: G06F17/50 ; G06F1/32

Abstract:
Reducing dynamic power consumption for a circuit can include analyzing, using a processor, a netlist specifying the circuit to determine a block of combinatorial circuitry in a first signal path with at least a threshold amount of switching activity and detecting, using the processor, a second signal path coupled to the block of combinatorial circuitry by a sequential circuit element. The second signal path has a delay that meets a target signal path requirement. Using the processor, the netlist can be modified by subdividing the block of combinatorial circuitry into at least a first portion and a second portion and moving one of the portions from the first signal path to the second signal path, wherein the moving separates the first portion from the second portion by the sequential circuit element.
Public/Granted literature
- US20180075172A1 DYNAMIC POWER REDUCTION IN CIRCUIT DESIGNS AND CIRCUITS Public/Granted day:2018-03-15
Information query